Acer Aspire X3400 Acer Aspire X3400, X3400G Desktop Service Guide - Page 64

area in F000h segment with 0FFh. Initializes the Microsoft IRQ Routing Table.

Page 64 highlights

Checkpoint 3A 3B 3C 40 50 52 60 75 78 7C 84 85 87 8C 8E 90 A0 A1 A2 A4 A7 A9 AA AB AC B1 00 Description Initialize RTC date/time. Test for total memory installed in the system. Also, Check for DEL or ESC keys to limit memory test. Display total memory in the system. Mid POST initialization of chipset registers. Detect different devices (Parallel ports, serial ports, and coprocessor in CPU, ... etc.) successfully installed in the system and update the BDA, EBDA...etc. Programming the memory hole or any kind of implementation that needs an adjustment in system RAM size if needed. Updates CMOS memory size from memory found in memory test. Allocates memory for Extended BIOS Data Area from base memory. Programming the memory hole or any kind of implementation that needs an adjustment in system RAM size if needed. Initializes NUM-LOCK status and programs the KBD typematic rate. Initialize Int-13 and prepare for IPL detection. Initializes IPL devices controlled by BIOS and option ROMs. Generate and write contents of ESCD in NVRam. Log errors encountered during POST. Display errors to the user and gets the user response for error. Execute BIOS setup if needed / requested. Check boot password if installed. Late POST initialization of chipset registers. Program the peripheral parameters. Enable/Disable NMI as selected. Late POST initialization of system management interrupt. Check boot password if installed. Clean-up work needed before booting to OS. Takes care of runtime image preparation for different BIOS modules. Fill the free area in F000h segment with 0FFh. Initializes the Microsoft IRQ Routing Table. Prepares the runtime language module. Disables the system configuration display if needed. Initialize runtime language module. Display boot option popup menu. Displays the system configuration screen if enabled. Initialize the CPU's before boot, which includes the programming of the MTRR's. Wait for user input at config display if needed. Uninstall POST INT1Ch vector and INT09h vector. Deinitializes the ADM module. Prepare BBS for Int 19 boot. End of POST initialization of chipset registers. Save system context for ACPI. Passes control to OS Loader (typically INT19h). 56 Chapter 4

We apologize, but we cannot currently deliver this PDF manual by request of the manufacturer.

We apologize for any inconveniece.