Asus P5LD2 SE Motherboard Installation Guide - Page 85
Chipset
View all Asus P5LD2 SE manuals
Add to My Manuals
Save this manual to your list of manuals |
Page 85 highlights
4.4.4 Chipset The Chipset menu allows you to change the advanced chipset settings. Select an item then press to display the sub-menu. Advanced Chipset Settings Configure DRAM Timing by SPD Hyper Path 3 DRAM Throttling Threshold Boot Graphic Adapter Priori PEG Buffer Length Link Latency PEG Root Control PEG Link Mode Slot Power High Priority Port Select [Enabled] [Auto] [Auto] [PCI Express/PCI] [Auto] [Auto] [Auto] [Auto] [Auto] [Disabled] Enable or disable DRAM timing. Select Screen Select Item +- Change Option F1 General Help F10 Save and Exit ESC Exit Advanced Chipset Settings Configure DRAM Timing by SPD [Enabled] When this item is enabled, the DRAM timing parameters are set according to the DRAM SPD (Serial Presence Detect). When disabled, you can manually set the DRAM timing parameters through the DRAM sub-items. The following sub-items appear when this item is disabled. Configuration options: [Disabled] [Enabled] DRAM CAS# Latency [5 Clocks] Controls the latency between the SDRAM read command and the time the data actually becomes available. Configuration options: [6 Clock] [5 Clocks] [4 Clocks] [3 Clocks] DRAM RAS# Precharge [4 Clocks] Controls the idle clocks after issuing a precharge command to the DDR SDRAM. Configuration options: [2 Clocks] [3 Clocks] [4 Clocks] [5 Clocks] [6 Clocks] DRAM RAS# to CAS# Delay [4 Clocks] Controls the latency between the DDR SDRAM active command and the read/write command. Configuration options: [2 Clocks] [3 Clocks] [4 Clocks] [5 Clocks] [6 Clocks] DRAM RAS# Activate to Precharge Delay [15 Clocks] Configuration options: [4 Clocks] [5 Clocks] ~ [18 Clocks] DRAM Write Recovery Time [4 Clocks] Configuration options: [2 Clocks] [3 Clocks] [4 Clocks] [5 Clocks] [6 Clocks] ASUS P5LD2 SE 4-25