Biostar M7VIG D M7VIG-D BIOS setup guide - Page 16

Memory Hole, System BIOS Cacheable, Video RAM Cacheable, VGA Share Memory Size - cpu support

Page 16 highlights

M7VIG-D BIOS Setup PCI1 Post Write When Enabled, CPU writes are allowed to post on the PCI bus. The Choices: Enabled (default), Disabled. PCI2 Post Write When Enabled, CPU writes are allowed to post on the AGP bus. The Choices: Enabled (default), Disabled. PCI Delay Transaction The chipset has an embedded 32-bit posted write buffer to support delay transactions cycles. Select Enabled to support compliance with PCI specification. The Choices: Enabled (default), Disabled. Memory Hole When enabled, you can reserve an area of system memory for ISA adapter ROM. When this area is reserved, it cannot be cached. Refer to the user documentation of the peripheral you are installing for more information. The Choices: Disabled (default), 15M - 16M. System BIOS Cacheable Selecting the "Enabled" option allows caching of the system BIOS ROM at F0000h-FFFFFh, which can improve system performance. However, any programs writing to this area of memory will cause conflicts and result in system errors. The Choices: Enabled, Disabled (default). Video RAM Cacheable Enabling this option allows caching of the video RAM, resulting a better system performance. However, if any program writes to this memory area, a system error may result. The Choices: Disabled (default), Enabled. VGA Share Memory Size This item allows you to select the VGA share memory size. The Choices: 32M (default), 16M, 8M, Disabled. 15

  • 1
  • 2
  • 3
  • 4
  • 5
  • 6
  • 7
  • 8
  • 9
  • 10
  • 11
  • 12
  • 13
  • 14
  • 15
  • 16
  • 17
  • 18
  • 19
  • 20
  • 21
  • 22
  • 23
  • 24
  • 25
  • 26
  • 27
  • 28
  • 29
  • 30
  • 31
  • 32

M7VIG-D BIOS Setup
15
PCI1 Post Write
When Enabled, CPU writes are allowed to post on the PCI bus.
The Choices: Enabled
(default), Disabled.
PCI2 Post Write
When Enabled, CPU writes are allowed to post on the AGP bus.
The Choices: Enabled
(default), Disabled.
PCI Delay Transaction
The chipset has an embedded 32-bit posted write buffer to support delay
transactions cycles. Select Enabled to support compliance with PCI specification.
The Choices: Enabled
(default), Disabled.
Memory Hole
When enabled, you can reserve an area of system memory for ISA adapter ROM. When
this area is reserved, it cannot be cached. Refer to the user documentation of the peripheral
you are installing for more information.
The Choices: Disabled
(default), 15M – 16M.
System BIOS Cacheable
Selecting the “Enabled” option allows caching of the system BIOS ROM at
F0000h-FFFFFh, which can improve system performance. However, any programs writing
to this area of memory will cause conflicts and result in system errors.
The Choices:
Enabled
, Disabled
(default).
Video RAM Cacheable
Enabling this option allows caching of the video RAM, resulting a better system
performance. However, if any program writes to this memory area, a system error may
result.
The Choices: Disabled
(default), Enabled.
VGA Share Memory Size
This item allows you to select the VGA share memory size.
The Choices: 32M
(default), 16M, 8M, Disabled.