ASRock Z390 Taichi Ultimate User Manual - Page 73
RAS to RAS Delay tRRD_S
View all ASRock Z390 Taichi Ultimate manuals
Add to My Manuals
Save this manual to your list of manuals |
Page 73 highlights
and assign the appropriate frequency automatically. DRAM Clock Choose a frequency to override to clock delay for memory training. DRAM Clock controls memory training only if ASRock Timing Optimization is disabled. Primary Timing CAS# Latency (tCL) The time between sending a column address to the memory and the beginning of the data in response. RAS# to CAS# Delay and Row Precharge (tRCDtRP) RAS# to CAS# Delay : The number of clock cycles required between the opening of a row of memory and accessing columns within it. Row Precharge: The number of clock cycles required between the issuing of the precharge command and opening the next row. RAS# Active Time (tRAS) The number of clock cycles required between a bank active command and issuing the precharge command. Command Rate (CR) The delay between when a memory chip is selected and when the first active command can be issued. Secondary Timing Write Recovery Time (tWR) The amount of delay that must elapse after the completion of a valid write operation, before an active bank can be precharged. Refresh Cycle Time (tRFC) The number of clocks from a Refresh command until the first Activate command to the same rank. RAS to RAS Delay (tRRD_L) The number of clocks between two rows activated in different banks of the same rank. RAS to RAS Delay (tRRD_S) 66 English