Intel BX80539T2500 User Manual - Page 30

Intel BX80539T2500 - Core Duo 2 GHz Processor Manual

Page 30 highlights

Intel® Core™ 2 Duo Processor and Intel® Core™ Duo Processor with IntelD®eEv7e5lo2p0mCehnipt sKeitt 3.3.10 3.3.11 3.3.12 Figure 15. Firmware Hub (FWH) NmvAiuaesmoascnobksfeetrowtefGadperernFo.eLtrAeacSttoHinrdg(eRtvNhiecGe)b.iosAoutbbsoleoodctbktoloBcsIkOtoSlroecfiksrimynsgwtejaumrme.BpAIeOlrlSiBsaIpOsrSowvpeidrlloeagdsrataomnamIllnointwegl®aismRcaoenncdhtroaomnlliecadl FWH Features: • 32-pin PLCC package • Symmetrically-blocked flash memory array (64 Kbyte) • Pin and register-based block locking • Integrated hardware RNG • Single-byte read/write • Five GPIs Boot ROM The system boot ROM is installed on a FWH device. The FWH is addressable on the LPC bus off the Intel® 6300ESB ICH. In-Target Probe (ITP) TcthohenenIeeTvcPa.tolFuri.agtOuiorthene1br5oIaTsrPhdsocwwosinllttahnieontsITwaPonrckionna-ntnaedrcgitfeotirnpwsrthoaiblcleehd(i,sITclPoo)ucalcdtoenddanmaectatlogorecaftothiroenapnJla9ItTGfPo1-r.XmDaPnd/or ITP location Intel® Core™ 2 Duo Processor and Intel® Core™ Duo Processor with Intel® E7520 Chipset Development Kit User's Manual January 2007 30 Order Number: 316068-001US

  • 1
  • 2
  • 3
  • 4
  • 5
  • 6
  • 7
  • 8
  • 9
  • 10
  • 11
  • 12
  • 13
  • 14
  • 15
  • 16
  • 17
  • 18
  • 19
  • 20
  • 21
  • 22
  • 23
  • 24
  • 25
  • 26
  • 27
  • 28
  • 29
  • 30
  • 31
  • 32
  • 33
  • 34
  • 35
  • 36
  • 37
  • 38
  • 39
  • 40
  • 41
  • 42
  • 43
  • 44
  • 45
  • 46
  • 47
  • 48
  • 49
  • 50
  • 51
  • 52
  • 53
  • 54
  • 55
  • 56
  • 57
  • 58
  • 59
  • 60
  • 61
  • 62
  • 63
  • 64