Intel BX80539T2500 User Manual - Page 55

Intel BX80539T2500 - Core Duo 2 GHz Processor Manual

Page 55 highlights

IDnetveel®loCpmoreen™t 2KiDt uo Processor and Intel® Core™ Duo Processor with Intel® E7520 Chipset Table 19. Jumpers and Descriptions Jumper Description / Settings 5V AUX switch @ 1.7A J3A1 1-2: Enable Open: Disable J3D1 Front panel sleep button Open: (For external access only) J3J1 For validation only J3J2 For validation only J4G1 For validation only J4G4 For validation only J4G5 For validation only PCI SMB Clock and PCI SMB Data ground J4H1 1-2: SMBData grounded 2-3: SMBClk grounded Open: IDLE LAN SMB Clock and LAN SMB Data ground J5H1 1-2: SMBData grounded 2-3: SMBClk grounded Open: IDLE DIMM SMB Clock and DIMM SMB Data ground J5H3 1-2: SMBData grounded 2-3: SMBClk grounded Open: IDLE J4H3 For validation only J4J1 For validation only To manually control LAN_AUXPWR_STRAP either pulled up to 3.3V or pulled down to GND J5A1 1-2: Disable 2-3: Enable Open: IDLE MCH SMB Clock and MCH SMB Data ground J5D3 1-2: SMBData grounded 2-3: SMBClk grounded Open: IDLE Enable A16 ICH swap override J5F1 Short: Top Swap Open: Normal Enable ICH run at safe mode J5F3 Short: Safe Mode Open: Normal J5F5 For validation only Default Position 1-2 Open Open Open Open Open Open Open Open Open Open Open Open Open Open Open Open Intel® Core™ 2 Duo Processor and Intel® Core™ Duo Processor with Intel® E7520 Chipset Development Kit January 2007 User's Manual Order Number: 316068-001US 55

  • 1
  • 2
  • 3
  • 4
  • 5
  • 6
  • 7
  • 8
  • 9
  • 10
  • 11
  • 12
  • 13
  • 14
  • 15
  • 16
  • 17
  • 18
  • 19
  • 20
  • 21
  • 22
  • 23
  • 24
  • 25
  • 26
  • 27
  • 28
  • 29
  • 30
  • 31
  • 32
  • 33
  • 34
  • 35
  • 36
  • 37
  • 38
  • 39
  • 40
  • 41
  • 42
  • 43
  • 44
  • 45
  • 46
  • 47
  • 48
  • 49
  • 50
  • 51
  • 52
  • 53
  • 54
  • 55
  • 56
  • 57
  • 58
  • 59
  • 60
  • 61
  • 62
  • 63
  • 64