Intel D845HV Intel Desktop Board D845HV Specification Update - Page 23

Change to Description of PCI Interrupt Routing Map, Table 16., Interrupts

Page 23 highlights

Intel Desktop Board D845HV Specification Update Table 16. Interrupts (continued) IRQ System Resource 17 AC' 97 Audio/User Available (through PIRQB) (Note 2) 18 User available (through PIRQC) (Note 2) 19 Intel® ICH2 USB Controller #1 (through PIRQD) (Note 2) 20 Intel ICH2 LAN (optional) (through PIRQE) (Note 2) 21 User available (through PIRQF) (Note 2) 22 User available (through PIRQG) (Note 2) 23 Intel ICH2 USB Controller #2/ User Available (through PIRQH) (Note 2) Note 1: Default, but can be changed to another IRQ. Note 2: Available in APIC mode only. 2. Change to Description of Section 2.7, PCI Interrupt Routing Map Section 2.7, PCI Interrupt Routing Map, will change in its entirety as follows: 2.7 PCI Interrupt Routing Map This section describes interrupt sharing and how the interrupt signals are connected between the PCI bus connectors and onboard PCI devices. The PCI specification specifies how interrupts can be shared between devices attached to the PCI bus. In most cases, the small amount of latency added by interrupt sharing does not affect the operation or throughput of the devices. In some special cases where maximum performance is needed from a device, a PCI device should not share an interrupt with other PCI devices. Use the following information to avoid sharing an interrupt with a PCI add-in card. PCI devices are categorized as follows to specify their interrupt grouping: • INTA: By default, all add-in cards that require only one interrupt are in this category. For almost all cards that require more than one interrupt, the first interrupt on the card is also classified as INTA. • INTB: Generally, the second interrupt on add-in cards that require two or more interrupts is classified as INTB. (This is not an absolute requirement.) • INTC and INTD: Generally, a third interrupt on add-in cards is classified as INTC and a fourth interrupt is classified as INTD. The Intel ICH2 has eight programmable interrupt request (PIRQ) input signals. All PCI interrupt sources either onboard or from a PCI add-in card connect to one of these PIRQ signals. Some PCI interrupt sources are electrically tied together on the D845HV and D845WN boards and therefore share the same interrupt. Table 17 shows an example of how the PIRQ signals are routed on the D845HV and D845WN boards. 17

  • 1
  • 2
  • 3
  • 4
  • 5
  • 6
  • 7
  • 8
  • 9
  • 10
  • 11
  • 12
  • 13
  • 14
  • 15
  • 16
  • 17
  • 18
  • 19
  • 20
  • 21
  • 22
  • 23
  • 24
  • 25
  • 26
  • 27
  • 28
  • 29

Intel
Desktop Board D845HV Specification Update
17
Table 16.
Interrupts
(continued)
IRQ
System Resource
17
AC
97 Audio/User Available (through PIRQB)
(Note 2)
18
User available (through PIRQC)
(Note 2)
19
Intel
®
ICH2 USB Controller #1 (through PIRQD)
(Note 2)
20
Intel ICH2 LAN (optional) (through PIRQE)
(Note 2)
21
User available (through PIRQF)
(Note 2)
22
User available (through PIRQG)
(Note 2)
23
Intel ICH2 USB Controller #2/ User Available (through PIRQH)
(Note 2)
Note 1:
Default, but can be changed to another IRQ.
Note 2:
Available in APIC mode only.
2.
Change to Description of Section 2.7, PCI Interrupt Routing Map
Section 2.7, PCI Interrupt Routing Map, will change in its entirety as follows:
2.7
PCI Interrupt Routing Map
This section describes interrupt sharing and how the interrupt signals are connected between the PCI bus
connectors and onboard PCI devices.
The PCI specification specifies how interrupts can be shared between
devices attached to the PCI bus.
In most cases, the small amount of latency added by interrupt sharing does
not affect the operation or throughput of the devices.
In some special cases where maximum performance is
needed from a device, a PCI device should not share an interrupt with other PCI devices.
Use the following
information to avoid sharing an interrupt with a PCI add-in card.
PCI devices are categorized as follows to specify their interrupt grouping:
INTA:
By default, all add-in cards that require only one interrupt are in
this category.
For almost all cards that require more than one interrupt,
the first interrupt on the card is also classified as INTA.
INTB:
Generally, the second interrupt on add-in cards that require two
or more interrupts is classified as INTB.
(This is not an absolute
requirement.)
INTC and INTD:
Generally, a third interrupt on add-in cards is
classified as INTC and a fourth interrupt is classified as INTD.
The Intel ICH2 has eight programmable interrupt request (PIRQ) input signals.
All PCI interrupt sources
either onboard or from a PCI add-in card connect to one of these PIRQ signals.
Some PCI interrupt sources
are electrically tied together on the D845HV and D845WN boards and therefore share the same interrupt.
Table 17 shows an example of how the PIRQ signals are routed on the D845HV and D845WN boards.