Hitachi HTS541040G9AT00 Specifications - Page 109

DMA Data Transfer commands

Page 109 highlights

12.4 DMA Data Transfer commands: The following are DMA Data Transfer commands: • Read DMA • Read DMA EXT • Write DMA • Write DMA EXT Data transfers using DMA commands differ in two ways from PIO transfers: • Data transfers are performed using the Slave DMA channel • No intermediate sector interrupts are issued on multisector commands. Initiation of the DMA transfer commands is identical to the Read Sector or Write Sector commands with one exception: the host initializes the Slave DMA channel prior to issuing the command. The interrupt handler for DMA transfers differs in two ways: • No intermediate sector interrupts are issued on multisector commands. • The host resets the DMA channel prior to reading status from the device The DMA protocol allows high performance multitasking operating systems to eliminate processor overhead associated with PIO transfers. 1. The host initializes the Slave DMA channel. 2. The host writes any required parameters to the Features, Sector Count, LBA High, LBA Mid, LBA Low, and Device registers. 3. The host writes command code to the Command Register. 4. The device sets DMARQ when it is ready to transfer any part of the data. 5. The host transfers the data using the DMA transfer protocol currently in effect. 6. When all of the data has been transferred, the device generates an interrupt to the host. 7. The host resets the Slave DMA channel. 8. The host reads the Status Register and, optionally, the Error Register. Refer to Section 7.0, "Electrical interface specification" on page 39 for further details. Travelstar 5K100 Hard Disk Drive Specification 95

  • 1
  • 2
  • 3
  • 4
  • 5
  • 6
  • 7
  • 8
  • 9
  • 10
  • 11
  • 12
  • 13
  • 14
  • 15
  • 16
  • 17
  • 18
  • 19
  • 20
  • 21
  • 22
  • 23
  • 24
  • 25
  • 26
  • 27
  • 28
  • 29
  • 30
  • 31
  • 32
  • 33
  • 34
  • 35
  • 36
  • 37
  • 38
  • 39
  • 40
  • 41
  • 42
  • 43
  • 44
  • 45
  • 46
  • 47
  • 48
  • 49
  • 50
  • 51
  • 52
  • 53
  • 54
  • 55
  • 56
  • 57
  • 58
  • 59
  • 60
  • 61
  • 62
  • 63
  • 64
  • 65
  • 66
  • 67
  • 68
  • 69
  • 70
  • 71
  • 72
  • 73
  • 74
  • 75
  • 76
  • 77
  • 78
  • 79
  • 80
  • 81
  • 82
  • 83
  • 84
  • 85
  • 86
  • 87
  • 88
  • 89
  • 90
  • 91
  • 92
  • 93
  • 94
  • 95
  • 96
  • 97
  • 98
  • 99
  • 100
  • 101
  • 102
  • 103
  • 104
  • 105
  • 106
  • 107
  • 108
  • 109
  • 110
  • 111
  • 112
  • 113
  • 114
  • 115
  • 116
  • 117
  • 118
  • 119
  • 120
  • 121
  • 122
  • 123
  • 124
  • 125
  • 126
  • 127
  • 128
  • 129
  • 130
  • 131
  • 132
  • 133
  • 134
  • 135
  • 136
  • 137
  • 138
  • 139
  • 140
  • 141
  • 142
  • 143
  • 144
  • 145
  • 146
  • 147
  • 148
  • 149
  • 150
  • 151
  • 152
  • 153
  • 154
  • 155
  • 156
  • 157
  • 158
  • 159
  • 160
  • 161
  • 162
  • 163
  • 164
  • 165
  • 166
  • 167
  • 168
  • 169
  • 170
  • 171
  • 172
  • 173
  • 174
  • 175
  • 176
  • 177
  • 178
  • 179
  • 180
  • 181
  • 182
  • 183
  • 184
  • 185
  • 186
  • 187
  • 188
  • 189
  • 190
  • 191
  • 192
  • 193
  • 194
  • 195
  • 196
  • 197
  • 198
  • 199
  • 200
  • 201
  • 202
  • 203
  • 204
  • 205
  • 206
  • 207
  • 208
  • 209
  • 210
  • 211
  • 212
  • 213
  • 214
  • 215
  • 216
  • 217
  • 218
  • 219
  • 220
  • 221
  • 222
  • 223
  • 224
  • 225
  • 226
  • 227

Travelstar 5K100 Hard Disk Drive Specification
95
12.4
DMA Data Transfer commands:
The following are DMA Data Transfer commands:
Read DMA
Read DMA EXT
Write DMA
Write DMA EXT
Data transfers using DMA commands differ in two ways from PIO transfers:
Data transfers are performed using the Slave DMA channel
No intermediate sector interrupts are issued on multisector commands.
Initiation of the DMA transfer commands is identical to the Read Sector or Write Sector commands with one
exception: the host initializes the Slave DMA channel prior to issuing the command.
The interrupt handler for DMA transfers differs in two ways:
No intermediate sector interrupts are issued on multisector commands.
The host resets the DMA channel prior to reading status from the device
The DMA protocol allows high performance multitasking operating systems to eliminate processor overhead asso-
ciated with PIO transfers.
1.
The host initializes the Slave DMA channel.
2.
The host writes any required parameters to the Features, Sector Count, LBA High, LBA Mid, LBA Low,
and Device registers.
3.
The host writes command code to the Command Register.
4.
The device sets DMARQ when it is ready to transfer any part of the data.
5.
The host transfers the data using the DMA transfer protocol currently in effect.
6.
When all of the data has been transferred, the device generates an interrupt to the host.
7.
The host resets the Slave DMA channel.
8.
The host reads the Status Register and, optionally, the Error Register.
Refer to Section 7.0, “Electrical interface specification” on page 39 for further details.