Intel P4000RP Technical Product Specification - Page 235

Event/R

Page 235 highlights

Intel® Server Board S1200V3RP Appendix B: Integrated BMC Sensor Tables Full Sensor Name (Sensor name in SDR) Se Platform ns Applicabilit or y # Sensor Type Event/R eading Type Event Offset Triggers Thermal Margin (P4 Therm Margin) Processor 1 Thermal Control % (P1 Therm Ctrl %) h specific 78 h All ature old 01h 01h Temper ature 01h Thresh old 01h [u] [c,nc] Processor 2 Thermal Control % (P2 Therm Ctrl %) 79 h All Temper ature 01h Thresh old 01h [u] [c,nc] Processor 3 Thermal Control % (P3 Therm 7 A h Platformspecific Temper ature 01h Thresh old 01h [u] [c,nc] Ctrl %) Processor 4 Thermal Control % (P4 Therm Ctrl %) Processor 1 ERR2 Timeout (P1 ERR2) Processor 2 ERR2 Timeout (P2 ERR2) Processor 3 ERR2 Timeout (P3 ERR2) Processor 4 ERR2 Timeout (P4 ERR2) Catastrophic Error (CATERR) Processor1 7 B h Platformspecific 7 C All h 7 D All h 7 E h Platformspecific 7 F h Platformspecific 80 h All 81 All Temper ature 01h Thresh old 01h Proces sor 07h Proces sor 07h Proces sor 07h Proces sor 07h Proces sor 07h Proces Digital Discret e 03h Digital Discret e 03h Digital Discret e 03h Digital Discret e 03h Digital Discret e 03h Digital [u] [c,nc] 01 - State Asserted 01 - State Asserted 01 - State Asserted 01 - State Asserted 01 - State Asserted 01 - State Asserted Contrib. Assert Reada Event Rearm St To /De- ble Data an System assert db Status Value/ y Offset s g nc = Degrad ed c = As and De Analo g Trig Offset A - Non- fatal nc = Degrad ed c = Non- As and De Analo g Trig Offset A - fatal nc = Degrad ed As and c = De Analo g Trig Offset A - Non- fatal nc = Degrad ed As and c = De Analo g Trig Offset A - Non- fatal As fatal and - De Trig Offset A - As fatal and - De Trig Offset A - As fatal and - De Trig Offset A - As fatal and - De Trig Offset A - As fatal and - De fatal As - Trig Offset M - Trig M - Revision 1.0 223

  • 1
  • 2
  • 3
  • 4
  • 5
  • 6
  • 7
  • 8
  • 9
  • 10
  • 11
  • 12
  • 13
  • 14
  • 15
  • 16
  • 17
  • 18
  • 19
  • 20
  • 21
  • 22
  • 23
  • 24
  • 25
  • 26
  • 27
  • 28
  • 29
  • 30
  • 31
  • 32
  • 33
  • 34
  • 35
  • 36
  • 37
  • 38
  • 39
  • 40
  • 41
  • 42
  • 43
  • 44
  • 45
  • 46
  • 47
  • 48
  • 49
  • 50
  • 51
  • 52
  • 53
  • 54
  • 55
  • 56
  • 57
  • 58
  • 59
  • 60
  • 61
  • 62
  • 63
  • 64
  • 65
  • 66
  • 67
  • 68
  • 69
  • 70
  • 71
  • 72
  • 73
  • 74
  • 75
  • 76
  • 77
  • 78
  • 79
  • 80
  • 81
  • 82
  • 83
  • 84
  • 85
  • 86
  • 87
  • 88
  • 89
  • 90
  • 91
  • 92
  • 93
  • 94
  • 95
  • 96
  • 97
  • 98
  • 99
  • 100
  • 101
  • 102
  • 103
  • 104
  • 105
  • 106
  • 107
  • 108
  • 109
  • 110
  • 111
  • 112
  • 113
  • 114
  • 115
  • 116
  • 117
  • 118
  • 119
  • 120
  • 121
  • 122
  • 123
  • 124
  • 125
  • 126
  • 127
  • 128
  • 129
  • 130
  • 131
  • 132
  • 133
  • 134
  • 135
  • 136
  • 137
  • 138
  • 139
  • 140
  • 141
  • 142
  • 143
  • 144
  • 145
  • 146
  • 147
  • 148
  • 149
  • 150
  • 151
  • 152
  • 153
  • 154
  • 155
  • 156
  • 157
  • 158
  • 159
  • 160
  • 161
  • 162
  • 163
  • 164
  • 165
  • 166
  • 167
  • 168
  • 169
  • 170
  • 171
  • 172
  • 173
  • 174
  • 175
  • 176
  • 177
  • 178
  • 179
  • 180
  • 181
  • 182
  • 183
  • 184
  • 185
  • 186
  • 187
  • 188
  • 189
  • 190
  • 191
  • 192
  • 193
  • 194
  • 195
  • 196
  • 197
  • 198
  • 199
  • 200
  • 201
  • 202
  • 203
  • 204
  • 205
  • 206
  • 207
  • 208
  • 209
  • 210
  • 211
  • 212
  • 213
  • 214
  • 215
  • 216
  • 217
  • 218
  • 219
  • 220
  • 221
  • 222
  • 223
  • 224
  • 225
  • 226
  • 227
  • 228
  • 229
  • 230
  • 231
  • 232
  • 233
  • 234
  • 235
  • 236
  • 237
  • 238
  • 239
  • 240
  • 241
  • 242
  • 243
  • 244
  • 245
  • 246
  • 247
  • 248
  • 249
  • 250
  • 251
  • 252
  • 253
  • 254
  • 255
  • 256
  • 257
  • 258
  • 259
  • 260
  • 261
  • 262

Intel® Server Board S1200V3RP
Appendix
B: Integrated BMC Sensor Tables
Full Sensor
Name
(Sensor name
in SDR)
Se
ns
or
#
Platform
Applicabilit
y
Sensor
Type
Event/R
eading
Type
Event Offset Triggers
Contrib.
To
System
Status
Assert
/De-
assert
Reada
ble
Value/
Offset
s
Event
Data
Rearm
St
an
db
y
Thermal
Margin
(P4 Therm
Margin)
h
specific
ature
01h
old
01h
g
Processor 1
Thermal
Control %
(P1 Therm
Ctrl %)
78
h
All
Temper
ature
01h
Thresh
old
01h
[u] [c,nc]
nc =
Degrad
ed
c =
Non-
fatal
As
and
De
Analo
g
Trig
Offset
A
Processor 2
Thermal
Control %
(P2 Therm
Ctrl %)
79
h
All
Temper
ature
01h
Thresh
old
01h
[u] [c,nc]
nc =
Degrad
ed
c =
Non-
fatal
As
and
De
Analo
g
Trig
Offset
A
Processor 3
Thermal
Control %
(P3 Therm
Ctrl %)
7
A
h
Platform-
specific
Temper
ature
01h
Thresh
old
01h
[u] [c,nc]
nc =
Degrad
ed
c =
Non-
fatal
As
and
De
Analo
g
Trig
Offset
A
Processor 4
Thermal
Control %
(P4 Therm
Ctrl %)
7
B
h
Platform-
specific
Temper
ature
01h
Thresh
old
01h
[u] [c,nc]
nc =
Degrad
ed
c =
Non-
fatal
As
and
De
Analo
g
Trig
Offset
A
Processor 1
ERR2
Timeout
(P1 ERR2)
7
C
h
All
Proces
sor
07h
Digital
Discret
e
03h
01 – State Asserted
fatal
As
and
De
Trig
Offset
A
Processor 2
ERR2
Timeout
(P2 ERR2)
7
D
h
All
Proces
sor
07h
Digital
Discret
e
03h
01 – State Asserted
fatal
As
and
De
Trig
Offset
A
Processor 3
ERR2
Timeout
(P3 ERR2)
7
E
h
Platform-
specific
Proces
sor
07h
Digital
Discret
e
03h
01 – State Asserted
fatal
As
and
De
Trig
Offset
A
Processor 4
ERR2
Timeout
(P4 ERR2)
7
F
h
Platform-
specific
Proces
sor
07h
Digital
Discret
e
03h
01 – State Asserted
fatal
As
and
De
Trig
Offset
A
Catastrophic
Error
(CATERR)
80
h
All
Proces
sor
07h
Digital
Discret
e
03h
01 – State Asserted
fatal
As
and
De
Trig
Offset
M
Processor1
81
All
Proces
Digital
01 – State Asserted
fatal
As
Trig
M
Revision 1.0
223