Intel P4000RP Technical Product Specification - Page 236

in SDR

Page 236 highlights

Appendix B: Integrated BMC Sensor Tables Intel® Server Board S1200V3RP Full Sensor Name (Sensor name in SDR) Se Platform ns Applicabilit or y # Sensor Type Event/R eading Type Event Offset Triggers MSID h Mismatch (P1 MSID Mismatch) Processor Population Fault (CPU Missing) 82 h All Processor 1 DTS Thermal Margin (P1 DTS Therm Mgn) 83 h All Processor 2 DTS Thermal Margin (P2 DTS Therm Mgn) 84 h All Processor 3 DTS Thermal Margin (P3 DTS Therm Mgn) 85 h All Processor 4 DTS Thermal Margin (P4 DTS Therm Mgn) 86 h All Processor2 MSID Mismatch (P2 MSID Mismatch) 87 h All Processor 1 VRD Temperature 90 h All (P1 VRD Hot) Processor 2 VRD Temperature 91 h All (P2 VRD Hot) Processor 3 92 All sor Discret 07h e 03h Proces sor 07h Digital Discret e 03h 01 - State Asserted Temper Thresh ature old - 01h 01h Temper Thresh ature old - 01h 01h Temper Thresh ature old - 01h 01h Temper Thresh ature old - 01h 01h Proces sor 07h Digital Discret e 03h 01 - State Asserted Temper ature 01h Digital Discret e 05h 01 - Limit exceeded Temper ature 01h Digital Discret e 05h Temper Digital 01 - Limit exceeded 01 - Limit exceeded Contrib. Assert Reada Event Rearm St To /De- ble Data an System assert db Status Value/ y Offset s and Offset De Fatal As and - De Trig Offset M - - - Analo g R, T A - - - Analo g R, T A - - - Analo g R, T A - - - Analo g R, T A - As fatal and - De Trig Offset M - Nonfatal As and - De Trig Offset M - Nonfatal Fatal As and - De As - Trig Offset M - Trig M - 224 Revision 1.0

  • 1
  • 2
  • 3
  • 4
  • 5
  • 6
  • 7
  • 8
  • 9
  • 10
  • 11
  • 12
  • 13
  • 14
  • 15
  • 16
  • 17
  • 18
  • 19
  • 20
  • 21
  • 22
  • 23
  • 24
  • 25
  • 26
  • 27
  • 28
  • 29
  • 30
  • 31
  • 32
  • 33
  • 34
  • 35
  • 36
  • 37
  • 38
  • 39
  • 40
  • 41
  • 42
  • 43
  • 44
  • 45
  • 46
  • 47
  • 48
  • 49
  • 50
  • 51
  • 52
  • 53
  • 54
  • 55
  • 56
  • 57
  • 58
  • 59
  • 60
  • 61
  • 62
  • 63
  • 64
  • 65
  • 66
  • 67
  • 68
  • 69
  • 70
  • 71
  • 72
  • 73
  • 74
  • 75
  • 76
  • 77
  • 78
  • 79
  • 80
  • 81
  • 82
  • 83
  • 84
  • 85
  • 86
  • 87
  • 88
  • 89
  • 90
  • 91
  • 92
  • 93
  • 94
  • 95
  • 96
  • 97
  • 98
  • 99
  • 100
  • 101
  • 102
  • 103
  • 104
  • 105
  • 106
  • 107
  • 108
  • 109
  • 110
  • 111
  • 112
  • 113
  • 114
  • 115
  • 116
  • 117
  • 118
  • 119
  • 120
  • 121
  • 122
  • 123
  • 124
  • 125
  • 126
  • 127
  • 128
  • 129
  • 130
  • 131
  • 132
  • 133
  • 134
  • 135
  • 136
  • 137
  • 138
  • 139
  • 140
  • 141
  • 142
  • 143
  • 144
  • 145
  • 146
  • 147
  • 148
  • 149
  • 150
  • 151
  • 152
  • 153
  • 154
  • 155
  • 156
  • 157
  • 158
  • 159
  • 160
  • 161
  • 162
  • 163
  • 164
  • 165
  • 166
  • 167
  • 168
  • 169
  • 170
  • 171
  • 172
  • 173
  • 174
  • 175
  • 176
  • 177
  • 178
  • 179
  • 180
  • 181
  • 182
  • 183
  • 184
  • 185
  • 186
  • 187
  • 188
  • 189
  • 190
  • 191
  • 192
  • 193
  • 194
  • 195
  • 196
  • 197
  • 198
  • 199
  • 200
  • 201
  • 202
  • 203
  • 204
  • 205
  • 206
  • 207
  • 208
  • 209
  • 210
  • 211
  • 212
  • 213
  • 214
  • 215
  • 216
  • 217
  • 218
  • 219
  • 220
  • 221
  • 222
  • 223
  • 224
  • 225
  • 226
  • 227
  • 228
  • 229
  • 230
  • 231
  • 232
  • 233
  • 234
  • 235
  • 236
  • 237
  • 238
  • 239
  • 240
  • 241
  • 242
  • 243
  • 244
  • 245
  • 246
  • 247
  • 248
  • 249
  • 250
  • 251
  • 252
  • 253
  • 254
  • 255
  • 256
  • 257
  • 258
  • 259
  • 260
  • 261
  • 262

Appendix
B: Integrated BMC Sensor Tables
Intel® Server Board S1200V3RP
Full Sensor
Name
(Sensor name
in SDR)
Se
ns
or
#
Platform
Applicabilit
y
Sensor
Type
Event/R
eading
Type
Event Offset Triggers
Contrib.
To
System
Status
Assert
/De-
assert
Reada
ble
Value/
Offset
s
Event
Data
Rearm
St
an
db
y
MSID
Mismatch
(P1 MSID
Mismatch)
h
sor
07h
Discret
e
03h
and
De
Offset
Processor
Population
Fault
(CPU
Missing)
82
h
All
Proces
sor
07h
Digital
Discret
e
03h
01 – State Asserted
Fatal
As
and
De
Trig
Offset
M
Processor 1
DTS
Thermal
Margin
(P1 DTS
Therm Mgn)
83
h
All
Temper
ature
01h
Thresh
old
01h
-
-
-
Analo
g
R, T
A
Processor 2
DTS
Thermal
Margin
(P2 DTS
Therm Mgn)
84
h
All
Temper
ature
01h
Thresh
old
01h
-
-
-
Analo
g
R, T
A
Processor 3
DTS
Thermal
Margin
(P3 DTS
Therm Mgn)
85
h
All
Temper
ature
01h
Thresh
old
01h
-
-
-
Analo
g
R, T
A
Processor 4
DTS
Thermal
Margin
(P4 DTS
Therm Mgn)
86
h
All
Temper
ature
01h
Thresh
old
01h
-
-
-
Analo
g
R, T
A
Processor2
MSID
Mismatch
(P2 MSID
Mismatch)
87
h
All
Proces
sor
07h
Digital
Discret
e
03h
01 – State Asserted
fatal
As
and
De
Trig
Offset
M
Processor 1
VRD
Temperature
(P1 VRD
Hot)
90
h
All
Temper
ature
01h
Digital
Discret
e
05h
01 - Limit exceeded
Non-
fatal
As
and
De
Trig
Offset
M
Processor 2
VRD
Temperature
(P2 VRD
Hot)
91
h
All
Temper
ature
01h
Digital
Discret
e
05h
01 - Limit exceeded
Non-
fatal
As
and
De
Trig
Offset
M
Processor 3
92
All
Temper
Digital
01 - Limit exceeded
Fatal
As
Trig
M
Revision 1.0
224