HP ProLiant DL980 DL980 G7 User Installation Guide - Page 44

Hemisphere mode, Memory performance optimization, quad-rank DIMMs.

Page 44 highlights

• Successive cache lines are interleaved between the DIMMs and the Lockstep SMI channels of the two memory controllers in the processor such that adjacent cache lines reside on different memory controllers, SMIs, DIMMs, and DIMM ranks for better performance. To take advantage of this feature, DIMMs should be populated evenly between all SMI channels. If an SMI channel pair has more DIMMs than others, the extra memory on that SMI channel pair does not benefit from the interleaving mechanism across memory controllers. Hemisphere mode The Intel® Xeon™ 7500-series processor architecture incorporates Hemisphere mode, a high-performance interleaving technology. Hemisphere mode combines the tracking resources of both memory controllers within each processor for a more aggressive cache line pipelining. Hemisphere mode is the only supported configuration, and is enabled in RBSU when processors in the system have identical DIMM population behind both of their memory controllers. That is to say, all populated memory cartridges are populated the same way. • Hemisphere mode should produce the best overall performance for a variety of applications. • To enable each processor to enter Hemisphere mode, both memory cartridges must be installed and populated with equal memory capacities based on the DIMM installation guidelines (on page 42). • Greater performance is obtained when all cartridges are populated with either four or eight dual- or quad-rank DIMMs. • The server supports Mirrored Memory mode while Hemisphere mode is enabled. Memory performance optimization The server supports 128 DIMMS across eight Multi-core processors (64 DIMMs across four multi-core processors, in each processor memory drawer). While there are many DIMM population configurations that can support any total memory size, optimal performance is achieved when populated DIMMs can take advantage of the Intel® Xeon™ 7500-series processor architecture. To achieve the best performance for a given memory processor configuration, observe the following guidelines: Hardware options installation 44

  • 1
  • 2
  • 3
  • 4
  • 5
  • 6
  • 7
  • 8
  • 9
  • 10
  • 11
  • 12
  • 13
  • 14
  • 15
  • 16
  • 17
  • 18
  • 19
  • 20
  • 21
  • 22
  • 23
  • 24
  • 25
  • 26
  • 27
  • 28
  • 29
  • 30
  • 31
  • 32
  • 33
  • 34
  • 35
  • 36
  • 37
  • 38
  • 39
  • 40
  • 41
  • 42
  • 43
  • 44
  • 45
  • 46
  • 47
  • 48
  • 49
  • 50
  • 51
  • 52
  • 53
  • 54
  • 55
  • 56
  • 57
  • 58
  • 59
  • 60
  • 61
  • 62
  • 63
  • 64
  • 65
  • 66
  • 67
  • 68
  • 69
  • 70
  • 71
  • 72
  • 73
  • 74
  • 75
  • 76
  • 77
  • 78
  • 79
  • 80
  • 81
  • 82
  • 83
  • 84
  • 85
  • 86
  • 87
  • 88
  • 89
  • 90
  • 91
  • 92
  • 93
  • 94
  • 95
  • 96
  • 97
  • 98
  • 99
  • 100
  • 101
  • 102
  • 103
  • 104
  • 105
  • 106
  • 107
  • 108
  • 109
  • 110
  • 111
  • 112
  • 113
  • 114
  • 115
  • 116
  • 117
  • 118
  • 119
  • 120
  • 121
  • 122
  • 123
  • 124
  • 125
  • 126
  • 127
  • 128

Hardware options installation 44
Successive cache lines are interleaved between the DIMMs and the Lockstep SMI channels of the two
memory controllers in the processor such that adjacent cache lines reside on different memory
controllers, SMIs, DIMMs, and DIMM ranks for better performance. To take advantage of this
feature, DIMMs should be populated evenly between all SMI channels. If an SMI channel pair has
more DIMMs than others, the extra memory on that SMI channel pair does not benefit from the
interleaving mechanism across memory controllers.
Hemisphere mode
The Intel® Xeon™ 7500-series processor architecture incorporates Hemisphere mode, a high-performance
interleaving technology. Hemisphere mode combines the tracking resources of both memory controllers
within each processor for a more aggressive cache line pipelining.
Hemisphere mode is the only supported configuration, and is enabled in RBSU when processors in the
system have identical DIMM population behind both of their memory controllers. That is to say, all
populated memory cartridges are populated the same way.
Hemisphere mode should produce the best overall performance for a variety of applications.
To enable each processor to enter Hemisphere mode, both memory cartridges must be installed and
populated with equal memory capacities based on the DIMM installation guidelines (on page
42
).
Greater performance is obtained when all cartridges are populated with either four or eight dual- or
quad-rank DIMMs.
The server supports Mirrored Memory mode while Hemisphere mode is enabled.
Memory performance optimization
The server supports 128 DIMMS across eight Multi-core processors (64 DIMMs across four multi-core
processors, in each processor memory drawer). While there are many DIMM population configurations
that can support any total memory size, optimal performance is achieved when populated DIMMs can
take advantage of the Intel® Xeon™ 7500-series processor architecture.
To achieve the best performance for a given memory processor configuration, observe the following
guidelines: