Asus M4N98TD EVO User Manual - Page 74

Chipset

Page 74 highlights

3.6.2 Chipset The Chipset menu allows you to change the advanced chipset settings. Select an item then press to display the submenu. BIOS SETUP UTILITY Advanced Advanced Chipset Settingsz NorthBridge Configuration SouthBridge Configuration Options for NB NorthBridge Chipset Configuration BIOS SETUP UTILITY Advanced NorthBridge Chipset Configuration DRAM Controller Configuration ECC Configuration DRAM Controller Configuration BIOS SETUP UTILITY Advanced DRAM Controller Configuration Channel Interleaving MemClk Tristate C3/ATLVID Memory Hole Remapping DCT Unganged Mode Power Down Enable [XOR of Address bit] [Disabled] [Enabled] [Always] [Disabled] Enable Channel Memory Interleaving Channel Interleaving [XOR of Address bit] Configuration options: [Disabled] [Address bits 6] [Address bits 12] [XOR of Address bits [20:16, 6]] [XOR of Address bits [20:16, 9]] MemClk Tristate C3/ATLVID [Disabled] Configuration options: [Disabled] [Enabled] Memory Hole Remapping [Enabled] Configuration options: [Disabled] [Enabled] DCT Unganged Mode [Always] Configuration options: [Auto] [Always] Power Down Enable [Disabled] Enables or disables the DDR power down mode. Configuration options: [Disabled] [Enabled] Power Down Mode [Channel] This item appears only when you enable the previous item and allows you to set the DDR power down mode. Configuration options: [Channel] [Chip Select] Chapter 3 3-18 Chapter 3: BIOS setup

  • 1
  • 2
  • 3
  • 4
  • 5
  • 6
  • 7
  • 8
  • 9
  • 10
  • 11
  • 12
  • 13
  • 14
  • 15
  • 16
  • 17
  • 18
  • 19
  • 20
  • 21
  • 22
  • 23
  • 24
  • 25
  • 26
  • 27
  • 28
  • 29
  • 30
  • 31
  • 32
  • 33
  • 34
  • 35
  • 36
  • 37
  • 38
  • 39
  • 40
  • 41
  • 42
  • 43
  • 44
  • 45
  • 46
  • 47
  • 48
  • 49
  • 50
  • 51
  • 52
  • 53
  • 54
  • 55
  • 56
  • 57
  • 58
  • 59
  • 60
  • 61
  • 62
  • 63
  • 64
  • 65
  • 66
  • 67
  • 68
  • 69
  • 70
  • 71
  • 72
  • 73
  • 74
  • 75
  • 76
  • 77
  • 78
  • 79
  • 80
  • 81
  • 82
  • 83
  • 84
  • 85
  • 86
  • 87
  • 88
  • 89
  • 90
  • 91
  • 92
  • 93
  • 94
  • 95
  • 96
  • 97
  • 98
  • 99
  • 100
  • 101
  • 102
  • 103
  • 104
  • 105
  • 106
  • 107
  • 108
  • 109
  • 110
  • 111
  • 112
  • 113
  • 114
  • 115
  • 116
  • 117
  • 118

3-18
Chapter 3: BIOS setup
Chapter 3
NorthBridge Chipset Configuration
BIOS SETUP UTILITY
Advanced
NorthBridge Chipset Configuration
DRAM Controller Configuration
ECC Configuration
DRAM Controller Configuration
BIOS SETUP UTILITY
Advanced
DRAM Controller Configuration
Channel Interleaving
[XOR of Address bit]
MemClk Tristate C3/ATLVID
[Disabled]
Memory Hole Remapping
[Enabled]
DCT Unganged Mode
[Always]
Power Down Enable
[Disabled]
Channel Interleaving [XOR of Address bit]
Configuration options: [Disabled] [Address bits 6] [Address bits 12]
[XOR of Address bits [20:16, 6]] [XOR of Address bits [20:16, 9]]
MemClk Tristate C3/ATLVID [Disabled]
Configuration options: [Disabled] [Enabled]
Memory Hole Remapping [Enabled]
Configuration options: [Disabled] [Enabled]
DCT Unganged Mode [Always]
Configuration options: [Auto] [Always]
Power Down Enable [Disabled]
Enables or disables the DDR power down mode.
Configuration options: [Disabled] [Enabled]
Power Down Mode [Channel]
This item appears only when you enable the previous item and allows you to set the
DDR power down mode. Configuration options: [Channel] [Chip Select]
Enable Channel Memory
Interleaving
3.6.2
Chipset
The Chipset menu allows you to change the advanced chipset settings. Select an item then
press <Enter> to display the submenu.
Options for NB
Advanced Chipset Settingsz
NorthBridge Configuration
SouthBridge Configuration
BIOS SETUP UTILITY
Advanced