Fujitsu MAB3091SC Product Manual - Page 62

Power Supply Requirements, Power on/off sequence

Page 62 highlights

4.2 Power Supply Requirements (1) Allowable input voltage and current The power supply input voltage measured at the power supply connector pin of the IDD (receiving end) must satisfy the requirement given in Subsection 2.1.3. (For other requirements, see Items (4) and (5) below.) (2) Current waveform (reference) Figure 4.11 shows the waveform of +12 VDC. MAA31xxxx, MAC30xxxx current wave form MAB30xxxx current wave form Figure 4.11 Current waveform (+12 VDC) (3) Power on/off sequence a) The order of the power on/off sequence of +5 VDC and +12 VDC, supplied to the IDD, does not matter. b) In a system which uses the terminating resistor power supply signal (TERMPWR) on the SCSI bus, the requirements for +5 VDC given in Figure 4.12 must be satisfied between the IDD and at least one of the SCSI devices supplying power to that signal. Figure 4.12 Power on/off sequence (1) C141-E035-03EN 4 - 11

  • 1
  • 2
  • 3
  • 4
  • 5
  • 6
  • 7
  • 8
  • 9
  • 10
  • 11
  • 12
  • 13
  • 14
  • 15
  • 16
  • 17
  • 18
  • 19
  • 20
  • 21
  • 22
  • 23
  • 24
  • 25
  • 26
  • 27
  • 28
  • 29
  • 30
  • 31
  • 32
  • 33
  • 34
  • 35
  • 36
  • 37
  • 38
  • 39
  • 40
  • 41
  • 42
  • 43
  • 44
  • 45
  • 46
  • 47
  • 48
  • 49
  • 50
  • 51
  • 52
  • 53
  • 54
  • 55
  • 56
  • 57
  • 58
  • 59
  • 60
  • 61
  • 62
  • 63
  • 64
  • 65
  • 66
  • 67
  • 68
  • 69
  • 70
  • 71
  • 72
  • 73
  • 74
  • 75
  • 76
  • 77
  • 78
  • 79
  • 80
  • 81
  • 82
  • 83
  • 84
  • 85
  • 86
  • 87
  • 88
  • 89
  • 90
  • 91
  • 92
  • 93
  • 94
  • 95
  • 96
  • 97
  • 98
  • 99
  • 100
  • 101
  • 102
  • 103
  • 104
  • 105
  • 106
  • 107
  • 108
  • 109
  • 110
  • 111
  • 112
  • 113
  • 114
  • 115
  • 116
  • 117
  • 118
  • 119
  • 120
  • 121
  • 122
  • 123
  • 124
  • 125
  • 126
  • 127
  • 128
  • 129
  • 130
  • 131
  • 132
  • 133
  • 134
  • 135
  • 136
  • 137
  • 138
  • 139
  • 140
  • 141
  • 142

C141-E035-03EN
4 - 11
4.2
Power Supply Requirements
(1)
Allowable input voltage and current
The power supply input voltage measured at the power supply connector pin of the IDD
(receiving end) must satisfy the requirement given in Subsection 2.1.3.
(For other
requirements, see Items (4) and (5) below.)
(2)
Current waveform (reference)
Figure 4.11 shows the waveform of +12 VDC.
Figure 4.11
Current waveform (+12 VDC)
(3)
Power on/off sequence
a)
The order of the power on/off sequence of +5 VDC and +12 VDC, supplied to the IDD,
does not matter.
b)
In a system which uses the terminating resistor power supply signal (TERMPWR) on the
SCSI bus, the requirements for +5 VDC given in Figure 4.12 must be satisfied between the
IDD and at least one of the SCSI devices supplying power to that signal.
Figure 4.12
Power on/off sequence (1)
MAB30xxxx current wave form
MAA31xxxx, MAC30xxxx current wave form