Intel QX9770 Design Guidelines - Page 57

Intel® Quiet System Technology (Intel® QST), Intel

Page 57 highlights

Intel® Quiet System Technology (Intel® QST) 6 6.1 Intel® Quiet System Technology (Intel® QST) In the Intel® 965 Express Chipset Family a new control algorithm for fan speed control is being introduced. It is composed of a Manageability Engine (ME) in the Graphics Memory Controller Hub (GMCH) which executes the Intel® Quiet System Technology (Intel® QST) algorithm and the ICH8 containing the sensor bus and fan control circuits. The ME provides integrated fan speed control in lieu of the mechanisms available in a SIO or a stand-alone ASIC. The Intel QST is time based as compared to the linear or state control used by the current generation of FSC devices. A short discussion of Intel QST will follow along with thermal solution design recommendations. For a complete discussion of programming the Intel QST in the ME please consult the Intel® Quiet System Technology (Intel® QST) Configuration and Tuning Manual. Intel® Quiet System Technology Algorithm The objective of Intel QST is to minimize the system acoustics by more closely controlling the thermal sensors to the corresponding processor or chipset device TCONTROL value. This is achieved by the use of a Proportional-Integral-Derivative (PID) control algorithm and a Fan Output Weighting Matrix. The PID algorithm takes into account the difference between the current temperature and the target (TCONTROL), the rate of change and direction of change to minimize the required fan speed change. The Fan Output Weighting Matrix utilizes the effects of each fan on a thermal sensor to minimize the required fan speed changes Figure 21 shows in a very simple manner how Intel QST works. See the Intel® Quiet System Technology (Intel® QST) Configuration and Tuning Manual for a detail discussion of the inputs and response. Thermal and Mechanical Design Guidelines 57

  • 1
  • 2
  • 3
  • 4
  • 5
  • 6
  • 7
  • 8
  • 9
  • 10
  • 11
  • 12
  • 13
  • 14
  • 15
  • 16
  • 17
  • 18
  • 19
  • 20
  • 21
  • 22
  • 23
  • 24
  • 25
  • 26
  • 27
  • 28
  • 29
  • 30
  • 31
  • 32
  • 33
  • 34
  • 35
  • 36
  • 37
  • 38
  • 39
  • 40
  • 41
  • 42
  • 43
  • 44
  • 45
  • 46
  • 47
  • 48
  • 49
  • 50
  • 51
  • 52
  • 53
  • 54
  • 55
  • 56
  • 57
  • 58
  • 59
  • 60
  • 61
  • 62
  • 63
  • 64
  • 65
  • 66
  • 67
  • 68
  • 69
  • 70
  • 71
  • 72
  • 73
  • 74
  • 75
  • 76
  • 77
  • 78
  • 79
  • 80
  • 81
  • 82
  • 83
  • 84
  • 85
  • 86
  • 87
  • 88
  • 89
  • 90
  • 91
  • 92
  • 93
  • 94
  • 95
  • 96
  • 97
  • 98
  • 99
  • 100
  • 101
  • 102
  • 103
  • 104
  • 105
  • 106
  • 107
  • 108
  • 109
  • 110
  • 111
  • 112
  • 113
  • 114
  • 115
  • 116
  • 117
  • 118
  • 119
  • 120
  • 121
  • 122
  • 123

Intel® Quiet System Technology (Intel® QST)
Thermal and Mechanical Design Guidelines
57
6
Intel
®
Quiet System
Technology (Intel
®
QST)
In the Intel
®
965 Express Chipset Family a new control algorithm for fan speed control
is being introduced.
It is composed of a Manageability Engine (ME) in the Graphics
Memory Controller Hub (GMCH) which executes the Intel
®
Quiet System Technology
(Intel
®
QST) algorithm and the ICH8 containing the sensor bus and fan control
circuits.
The ME provides integrated fan speed control in lieu of the mechanisms available in a
SIO or a stand-alone ASIC.
The Intel QST is time based as compared to the linear or
state control used by the current generation of FSC devices.
A short discussion of Intel QST will follow along with thermal solution design
recommendations. For a complete discussion of programming the Intel QST in the ME
please consult the
Intel
®
Quiet System Technology (Intel
®
QST) Configuration and
Tuning Manua
l.
6.1
Intel
®
Quiet System Technology Algorithm
The objective of Intel QST is to minimize the system acoustics by more closely
controlling the thermal sensors to the corresponding processor or chipset device
T
CONTROL
value.
This is achieved by the use of a Proportional-Integral-Derivative (PID)
control algorithm and a Fan Output Weighting Matrix.
The PID algorithm takes into
account the difference between the current temperature and the target (T
CONTROL
), the
rate of change and direction of change to minimize the required fan speed change.
The Fan Output Weighting Matrix utilizes the effects of each fan on a thermal sensor
to minimize the required fan speed changes
Figure 21 shows in a very simple manner how Intel QST works.
See the
Intel
®
Quiet
System Technology (Intel
®
QST) Configuration and Tuning Manua
l for a detail
discussion of the inputs and response.