AMD AMD-K6-2/450 Design Guide - Page 58

Processor State Observability Register (PSOR) (Low-Power Versions), PBF[2:0] Field, VID Field

Page 58 highlights

Preliminary Information Embedded AMD-K6™ Processors BIOS Design Guide 23913A/0-November 2000 Processor State Observability Register (PSOR) (Low-Power Versions) The low-power versions of the AMD-K6-2E+ and AMD-K6-IIIE+ processors provide the Processor State Observability Register (PSOR) as defined in Figure 17. Note: Standard-power versions of Model D support the PSOR as defined on page 34. The PSOR register is MSR C000_0087h. . Symbol Description Bits PBF Pin Bus Frequency Divisor 23-21 VID Voltage ID 20-16 63 24 23 21 20 16 15 98 7 4 32 0 PBF[2:0] VID N O STEP L 2 EBF[2:0] Symbol NOL2 STEP EBF Reserved Description Bits No L2 Functionality 8 Processor Stepping 7-4 Effective Bus Frequency Divisor 2-0 Figure 17. Processor State Observability Register (PSOR) (Model D Low-Power Versions) PBF[2:0] Field This read-only field contains the BF divisor values externally applied to the processor BF[2:0] pins. These input BF values are sampled by the processor during the falling transition of RESET. Note: This BF divisor value may be different than the BF divisor value supplied to the processor's internal PLL. VID Field This read-only field contains the Voltage ID bits driven to the processor VID[4:0] pins at RESET. These bits are initialized to 01010b and driven on the VID[4:0] pins at RESET. Note: Low-power AMD-K6-2E+ and AMD-K6-IIIE+ processors support AMD PowerNow! technology, which enables dynamic alteration of the processor's core voltage. See "Enhanced Power Management Register (EPMR) (LowPower Versions)" on page 54 for information on programming the VID[4:0] pins. 46 Model D Registers

  • 1
  • 2
  • 3
  • 4
  • 5
  • 6
  • 7
  • 8
  • 9
  • 10
  • 11
  • 12
  • 13
  • 14
  • 15
  • 16
  • 17
  • 18
  • 19
  • 20
  • 21
  • 22
  • 23
  • 24
  • 25
  • 26
  • 27
  • 28
  • 29
  • 30
  • 31
  • 32
  • 33
  • 34
  • 35
  • 36
  • 37
  • 38
  • 39
  • 40
  • 41
  • 42
  • 43
  • 44
  • 45
  • 46
  • 47
  • 48
  • 49
  • 50
  • 51
  • 52
  • 53
  • 54
  • 55
  • 56
  • 57
  • 58
  • 59
  • 60
  • 61
  • 62
  • 63
  • 64
  • 65
  • 66
  • 67
  • 68
  • 69
  • 70
  • 71
  • 72
  • 73
  • 74
  • 75
  • 76
  • 77
  • 78
  • 79
  • 80
  • 81
  • 82
  • 83
  • 84
  • 85
  • 86
  • 87
  • 88
  • 89
  • 90
  • 91
  • 92
  • 93
  • 94
  • 95
  • 96
  • 97
  • 98

46
Model D Registers
Embedded AMD-K6™ Processors BIOS Design Guide
23913A/0—November 2000
Preliminary Information
Processor State Observability Register (PSOR) (Low-Power Versions)
The low-power versions of the AMD-K6-2E+ and AMD-K6-IIIE+
processors provide the Processor State Observability Register
(PSOR) as defined in Figure 17.
Note:
Standard-power versions of Model D support the PSOR as
defined on page 34.
The PSOR register is MSR C000_0087h.
.
Figure 17.
Processor State Observability Register (PSOR
) (Model D Low-Power Versions)
PBF[2:0] Field
This read-only field contains the BF divisor values externally
applied to the processor BF[2:0] pins. These input BF values are
sampled by the processor during the falling transition of
RESET.
Note:
This BF divisor value may be different than the BF divisor
value supplied to the processor’s internal PLL.
VID Field
This read-only field contains the Voltage ID bits driven to the
processor VID[4:0] pins at RESET. These bits are initialized to
01010b and driven on the VID[4:0] pins at RESET.
Note:
Low-power AMD-K6-2E+ and AMD-K6-IIIE+ processors
support
AMD PowerNow!
technology,
which
enables
dynamic alteration of the processor’s core voltage. See
“Enhanced Power Management Register (EPMR) (Low-
Power
Versions)”
on
page
54
for
information
on
programming the VID[4:0] pins.
2
0
63
EBF[2:0]
Reserved
Symbol
Description
Bits
NOL2
No L2 Functionality
8
STEP
Processor Stepping
7-4
EBF
Effective Bus Frequency Divisor
2-0
3
4
STEP
7
8
9
N
O
L
2
VID
PBF[2:0]
16
20
23
21
15
24
Symbol
Description
Bits
PBF
Pin Bus Frequency Divisor
23-21
VID
Voltage ID
20-16