Intel BX80605I7870 Data Sheet - Page 30

Table 2-14., Device 5, Function 2: Integrated Memory Controller Channel 1, Rank Registers

Page 30 highlights

Register Description Table 2-14. Device 5, Function 2: Integrated Memory Controller Channel 1 Rank Registers DID PCISTS CCR HDR VID PCICMD RID SID SVID MC_RIR_LIMIT_CH1_0 MC_RIR_LIMIT_CH1_1 MC_RIR_LIMIT_CH1_2 MC_RIR_LIMIT_CH1_3 MC_RIR_LIMIT_CH1_4 MC_RIR_LIMIT_CH1_5 MC_RIR_LIMIT_CH1_6 MC_RIR_LIMIT_CH1_7 00h 04h 08h 0Ch 10h 14h 18h 1Ch 20h 24h 28h 2Ch 30h 34h 38h 3Ch 40h 44h 48h 4Ch 50h 54h 58h 5Ch 60h 64h 68h 6Ch 70h 74h MC_RIR_WAY_CH1_0 MC_RIR_WAY_CH1_1 MC_RIR_WAY_CH1_2 MC_RIR_WAY_CH1_3 MC_RIR_WAY_CH1_4 MC_RIR_WAY_CH1_5 MC_RIR_WAY_CH1_6 MC_RIR_WAY_CH1_7 MC_RIR_WAY_CH1_8 MC_RIR_WAY_CH1_9 MC_RIR_WAY_CH1_10 MC_RIR_WAY_CH1_11 MC_RIR_WAY_CH1_12 MC_RIR_WAY_CH1_13 MC_RIR_WAY_CH1_14 MC_RIR_WAY_CH1_15 MC_RIR_WAY_CH1_16 MC_RIR_WAY_CH1_17 MC_RIR_WAY_CH1_18 MC_RIR_WAY_CH1_19 MC_RIR_WAY_CH1_20 MC_RIR_WAY_CH1_21 MC_RIR_WAY_CH1_22 MC_RIR_WAY_CH1_23 MC_RIR_WAY_CH1_24 MC_RIR_WAY_CH1_25 MC_RIR_WAY_CH1_26 MC_RIR_WAY_CH1_27 MC_RIR_WAY_CH1_28 MC_RIR_WAY_CH1_29 78h MC_RIR_WAY_CH1_30 7Ch MC_RIR_WAY_CH1_31 80h 84h 88h 8Ch 90h 94h 98h 9Ch A0h A4h A8h ACh B0h B4h B8h BCh C0h C4h C8h CCh D0h D4h D8h DCh E0h E4h E8h ECh F0h F4h F8h FCh 30 Datasheet

  • 1
  • 2
  • 3
  • 4
  • 5
  • 6
  • 7
  • 8
  • 9
  • 10
  • 11
  • 12
  • 13
  • 14
  • 15
  • 16
  • 17
  • 18
  • 19
  • 20
  • 21
  • 22
  • 23
  • 24
  • 25
  • 26
  • 27
  • 28
  • 29
  • 30
  • 31
  • 32
  • 33
  • 34
  • 35
  • 36
  • 37
  • 38
  • 39
  • 40
  • 41
  • 42
  • 43
  • 44
  • 45
  • 46
  • 47
  • 48
  • 49
  • 50
  • 51
  • 52
  • 53
  • 54
  • 55
  • 56
  • 57
  • 58
  • 59
  • 60
  • 61
  • 62
  • 63
  • 64
  • 65
  • 66
  • 67
  • 68
  • 69
  • 70
  • 71
  • 72
  • 73
  • 74
  • 75
  • 76
  • 77
  • 78
  • 79
  • 80
  • 81
  • 82
  • 83
  • 84
  • 85
  • 86
  • 87
  • 88
  • 89
  • 90
  • 91
  • 92
  • 93
  • 94
  • 95
  • 96
  • 97
  • 98

Register Description
30
Datasheet
Table 2-14.
Device 5, Function 2: Integrated Memory Controller Channel 1
Rank Registers
DID
VID
00h
MC_RIR_WAY_CH1_0
80h
PCISTS
PCICMD
04h
MC_RIR_WAY_CH1_1
84h
CCR
RID
08h
MC_RIR_WAY_CH1_2
88h
HDR
0Ch
MC_RIR_WAY_CH1_3
8Ch
10h
MC_RIR_WAY_CH1_4
90h
14h
MC_RIR_WAY_CH1_5
94h
18h
MC_RIR_WAY_CH1_6
98h
1Ch
MC_RIR_WAY_CH1_7
9Ch
20h
MC_RIR_WAY_CH1_8
A0h
24h
MC_RIR_WAY_CH1_9
A4h
28h
MC_RIR_WAY_CH1_10
A8h
SID
SVID
2Ch
MC_RIR_WAY_CH1_11
ACh
30h
MC_RIR_WAY_CH1_12
B0h
34h
MC_RIR_WAY_CH1_13
B4h
38h
MC_RIR_WAY_CH1_14
B8h
3Ch
MC_RIR_WAY_CH1_15
BCh
MC_RIR_LIMIT_CH1_0
40h
MC_RIR_WAY_CH1_16
C0h
MC_RIR_LIMIT_CH1_1
44h
MC_RIR_WAY_CH1_17
C4h
MC_RIR_LIMIT_CH1_2
48h
MC_RIR_WAY_CH1_18
C8h
MC_RIR_LIMIT_CH1_3
4Ch
MC_RIR_WAY_CH1_19
CCh
MC_RIR_LIMIT_CH1_4
50h
MC_RIR_WAY_CH1_20
D0h
MC_RIR_LIMIT_CH1_5
54h
MC_RIR_WAY_CH1_21
D4h
MC_RIR_LIMIT_CH1_6
58h
MC_RIR_WAY_CH1_22
D8h
MC_RIR_LIMIT_CH1_7
5Ch
MC_RIR_WAY_CH1_23
DCh
60h
MC_RIR_WAY_CH1_24
E0h
64h
MC_RIR_WAY_CH1_25
E4h
68h
MC_RIR_WAY_CH1_26
E8h
6Ch
MC_RIR_WAY_CH1_27
ECh
70h
MC_RIR_WAY_CH1_28
F0h
74h
MC_RIR_WAY_CH1_29
F4h
78h
MC_RIR_WAY_CH1_30
F8h
7Ch
MC_RIR_WAY_CH1_31
FCh