Intel BX80605I7870 Data Sheet - Page 74

Intel BX80605I7870 - Core i7 2.93 GHz Processor Manual

Page 74 highlights

Register Description 2.10.20 MC_CHANNEL_0_ODT_MATRIX_RANK_4_7_RD MC_CHANNEL_1_ODT_MATRIX_RANK_4_7_RD MC_CHANNEL_2_ODT_MATRIX_RANK_4_7_RD This register contains the ODT activation matrix for RANKS 4 to 7 for Reads. Device: 4, 5, 6 Function:)0 Offset: A8h Access as a Dword Bit 31:24 23:16 15:8 7:0 Type RW RW RW RW Reset Value Description 1 ODT_RD7. Bit patterns driven out onto ODT pins when Rank7 is read. 1 ODT_RD6. Bit patterns driven out onto ODT pins when Rank6 is read. 4 ODT_RD5. Bit patterns driven out onto ODT pins when Rank5 is read. 4 ODT_RD4. Bit patterns driven out onto ODT pins when Rank4 is read. 2.10.21 MC_CHANNEL_0_ODT_MATRIX_RANK_0_3_WR MC_CHANNEL_1_ODT_MATRIX_RANK_0_3_WR MC_CHANNEL_2_ODT_MATRIX_RANK_0_3_WR This register contains the ODT activation matrix for RANKS 0 to 3 for Writes. Device: 4, 5, 6 Function: 0 Offset: ACh Access as a Dword Bit 31:24 23:16 15:8 7:0 Type RW RW RW RW Reset Value Description 9 ODT_WR3. Bit patterns driven out onto ODT pins when Rank3 is written. 5 ODT_WR2. Bit patterns driven out onto ODT pins when Rank2 is written. 6 ODT_WR1. Bit patterns driven out onto ODT pins when Rank1 is written. 5 ODT_WR0. Bit patterns driven out onto ODT pins when Rank0 is written. 2.10.22 MC_CHANNEL_0_ODT_MATRIX_RANK_4_7_WR MC_CHANNEL_1_ODT_MATRIX_RANK_4_7_WR MC_CHANNEL_2_ODT_MATRIX_RANK_4_7_WR This register contains the ODT activation matrix for RANKS 4 to 7 for Writes. Device: 4, 5, 6 Function: 0 Offset: B0h Access as a Dword Bit 31:24 23:16 15:8 7:0 Type RW RW RW RW Reset Value Description 9 ODT_WR7. Bit patterns driven out onto ODT pins when Rank7 is written. 5 ODT_WR6. Bit patterns driven out onto ODT pins when Rank6 is written. 6 ODT_WR5. Bit patterns driven out onto ODT pins when Rank5 is written. 5 ODT_WR4. Bit patterns driven out onto ODT pins when Rank4 is written 74 Datasheet

  • 1
  • 2
  • 3
  • 4
  • 5
  • 6
  • 7
  • 8
  • 9
  • 10
  • 11
  • 12
  • 13
  • 14
  • 15
  • 16
  • 17
  • 18
  • 19
  • 20
  • 21
  • 22
  • 23
  • 24
  • 25
  • 26
  • 27
  • 28
  • 29
  • 30
  • 31
  • 32
  • 33
  • 34
  • 35
  • 36
  • 37
  • 38
  • 39
  • 40
  • 41
  • 42
  • 43
  • 44
  • 45
  • 46
  • 47
  • 48
  • 49
  • 50
  • 51
  • 52
  • 53
  • 54
  • 55
  • 56
  • 57
  • 58
  • 59
  • 60
  • 61
  • 62
  • 63
  • 64
  • 65
  • 66
  • 67
  • 68
  • 69
  • 70
  • 71
  • 72
  • 73
  • 74
  • 75
  • 76
  • 77
  • 78
  • 79
  • 80
  • 81
  • 82
  • 83
  • 84
  • 85
  • 86
  • 87
  • 88
  • 89
  • 90
  • 91
  • 92
  • 93
  • 94
  • 95
  • 96
  • 97
  • 98

Register Description
74
Datasheet
2.10.20
MC_CHANNEL_0_ODT_MATRIX_RANK_4_7_RD
MC_CHANNEL_1_ODT_MATRIX_RANK_4_7_RD
MC_CHANNEL_2_ODT_MATRIX_RANK_4_7_RD
This register contains the ODT activation matrix for RANKS 4 to 7 for Reads.
2.10.21
MC_CHANNEL_0_ODT_MATRIX_RANK_0_3_WR
MC_CHANNEL_1_ODT_MATRIX_RANK_0_3_WR
MC_CHANNEL_2_ODT_MATRIX_RANK_0_3_WR
This register contains the ODT activation matrix for RANKS 0 to 3 for Writes.
2.10.22
MC_CHANNEL_0_ODT_MATRIX_RANK_4_7_WR
MC_CHANNEL_1_ODT_MATRIX_RANK_4_7_WR
MC_CHANNEL_2_ODT_MATRIX_RANK_4_7_WR
This register contains the ODT activation matrix for RANKS 4 to 7 for Writes.
Device:
4, 5, 6
Function:
)
0
Offset:
A8h
Access as a Dword
Bit
Type
Reset
Value
Description
31:24
RW
1
ODT_RD7.
Bit patterns driven out onto ODT pins when Rank7 is read.
23:16
RW
1
ODT_RD6.
Bit patterns driven out onto ODT pins when Rank6 is read.
15:8
RW
4
ODT_RD5.
Bit patterns driven out onto ODT pins when Rank5 is read.
7:0
RW
4
ODT_RD4.
Bit patterns driven out onto ODT pins when Rank4 is read.
Device:
4, 5, 6
Function: 0
Offset:
ACh
Access as a Dword
Bit
Type
Reset
Value
Description
31:24
RW
9
ODT_WR3.
Bit patterns driven out onto ODT pins when Rank3 is written.
23:16
RW
5
ODT_WR2.
Bit patterns driven out onto ODT pins when Rank2 is written.
15:8
RW
6
ODT_WR1.
Bit patterns driven out onto ODT pins when Rank1 is written.
7:0
RW
5
ODT_WR0.
Bit patterns driven out onto ODT pins when Rank0 is written.
Device:
4, 5, 6
Function: 0
Offset:
B0h
Access as a Dword
Bit
Type
Reset
Value
Description
31:24
RW
9
ODT_WR7.
Bit patterns driven out onto ODT pins when Rank7 is written.
23:16
RW
5
ODT_WR6.
Bit patterns driven out onto ODT pins when Rank6 is written.
15:8
RW
6
ODT_WR5.
Bit patterns driven out onto ODT pins when Rank5 is written.
7:0
RW
5
ODT_WR4.
Bit patterns driven out onto ODT pins when Rank4 is written