Intel BX80605I7870 Data Sheet - Page 65

Mc_channel_0_mrs_value_2, Mc_channel_1_mrs_value_2, Mc_channel_2_mrs_value_2,

Page 65 highlights

Register Description 2.10.8 2.10.9 MC_CHANNEL_0_MRS_VALUE_2 MC_CHANNEL_1_MRS_VALUE_2 MC_CHANNEL_2_MRS_VALUE_2 The initial MRS register values for MR2. This register also contains the values used for RC0 and RC2 writes for registered DIMMs. These values are used during the automated training sequence when MRS writes or registered DIMM RC writes are used. The RC fields do not need to be programmed if the address inversion and 3T/1T transitions are disabled. Device: 4, 5, 6 Function: 0 Offset: 74h Access as a Dword Bit 23:20 19:16 15:0 Type RW RW RW Reset Value Description RC2. The values to write to the RC2 register on RDIMMS. This value will be written 0 whenever 3T or 1T timings are enabled by hardware. For this reason bit 1 of the RC2 field (bit 21 of this register) will be controlled by hardware. [23:22] and [20] will be driven with the RDIMM register write command for RC2. RC0. The values to write to the RC0 register on RDIMMS. This value will be written 0 whenever address inversion is enabled or disabled by hardware. For this reason bit 0 of the RC0 field (bit 16 of this register) will be controlled by hardware. [19:17] will be driven with the RDIMM register write command for RC0. MR2. 0 The values to write to MR2 for A15:A0. MC_CHANNEL_0_RANK_PRESENT MC_CHANNEL_1_RANK_PRESENT MC_CHANNEL_2_RANK_PRESENT This register provides the rank present vector. Device: 4, 5, 6 Function: 0 Offset: 7Ch Access as a Dword Bit Type Reset Value Description 7:0 RW RANK_PRESENT. Vector that represents the ranks that are present. Each bit represents a logical rank. When two or fewer DIMMs are present, [3:0] represents the four possible ranks in DIMM0 and [7:4] represents the ranks that are possible in DIMM1. 0 When three DIMMs are present, then the following applies: [1:0] represents ranks 1:0 in Slot 0 [3:2] represents ranks 3:2 in Slot 1 [5:4] represents ranks 5:4 in Slot 2 Datasheet 65

  • 1
  • 2
  • 3
  • 4
  • 5
  • 6
  • 7
  • 8
  • 9
  • 10
  • 11
  • 12
  • 13
  • 14
  • 15
  • 16
  • 17
  • 18
  • 19
  • 20
  • 21
  • 22
  • 23
  • 24
  • 25
  • 26
  • 27
  • 28
  • 29
  • 30
  • 31
  • 32
  • 33
  • 34
  • 35
  • 36
  • 37
  • 38
  • 39
  • 40
  • 41
  • 42
  • 43
  • 44
  • 45
  • 46
  • 47
  • 48
  • 49
  • 50
  • 51
  • 52
  • 53
  • 54
  • 55
  • 56
  • 57
  • 58
  • 59
  • 60
  • 61
  • 62
  • 63
  • 64
  • 65
  • 66
  • 67
  • 68
  • 69
  • 70
  • 71
  • 72
  • 73
  • 74
  • 75
  • 76
  • 77
  • 78
  • 79
  • 80
  • 81
  • 82
  • 83
  • 84
  • 85
  • 86
  • 87
  • 88
  • 89
  • 90
  • 91
  • 92
  • 93
  • 94
  • 95
  • 96
  • 97
  • 98

Datasheet
65
Register Description
2.10.8
MC_CHANNEL_0_MRS_VALUE_2
MC_CHANNEL_1_MRS_VALUE_2
MC_CHANNEL_2_MRS_VALUE_2
The initial MRS register values for MR2. This register also contains the values used for
RC0 and RC2 writes for registered DIMMs. These values are used during the automated
training sequence when MRS writes or registered DIMM RC writes are used. The RC
fields do not need to be programmed if the address inversion and 3T/1T transitions are
disabled.
2.10.9
MC_CHANNEL_0_RANK_PRESENT
MC_CHANNEL_1_RANK_PRESENT
MC_CHANNEL_2_RANK_PRESENT
This register provides the rank present vector.
Device:
4, 5, 6
Function: 0
Offset:
74h
Access as a Dword
Bit
Type
Reset
Value
Description
23:20
RW
0
RC2
.
The values to write to the RC2 register on RDIMMS. This value will be written
whenever 3T or 1T timings are enabled by hardware. For this reason bit 1 of the
RC2 field (bit 21 of this register) will be controlled by hardware. [23:22] and
[20] will be driven with the RDIMM register write command for RC2.
19:16
RW
0
RC0.
The values to write to the RC0 register on RDIMMS. This value will be written
whenever address inversion is enabled or disabled by hardware. For this reason
bit 0 of the RC0 field (bit 16 of this register) will be controlled by hardware.
[19:17] will be driven with the RDIMM register write command for RC0.
15:0
RW
0
MR2.
The values to write to MR2 for A15:A0.
Device:
4, 5, 6
Function: 0
Offset:
7Ch
Access as a Dword
Bit
Type
Reset
Value
Description
7:0
RW
0
RANK_PRESENT.
Vector that represents the ranks that are present. Each bit represents a logical
rank. When two or fewer DIMMs are present, [3:0] represents the four possible
ranks in DIMM0 and [7:4] represents the ranks that are possible in DIMM1.
When three DIMMs are present, then the following applies:
[1:0] represents ranks 1:0 in Slot 0
[3:2] represents ranks 3:2 in Slot 1
[5:4] represents ranks 5:4 in Slot 2