Intel BX80605I7870 Data Sheet - Page 32

Table 2-16., Device 6, Function 0: Integrated Memory Controller Channel 2, Control Registers

Page 32 highlights

Register Description Table 2-16. Device 6, Function 0: Integrated Memory Controller Channel 2 Control Registers DID PCISTS CCR HDR VID PCICMD RID SID SVID MC_CHANNEL_2_DIMM_RESET_CMD MC_CHANNEL_2_DIMM_INIT_CMD MC_CHANNEL_2_DIMM_INIT_PARAMS MC_CHANNEL_2_DIMM_INIT_STATUS MC_CHANNEL_2_DDR3CMD MC_CHANNEL_2_REFRESH_THROTTLE_SUPPORT MC_CHANNEL_2_MRS_VALUE_0_1 MC_CHANNEL_2_MRS_VALUE_2 MC_CHANNEL_2_RANK_PRESENT 00h 04h 08h 0Ch 10h 14h 18h 1Ch 20h 24h 28h 2Ch 30h 34h 38h 3Ch 40h 44h 48h 4Ch 50h 54h 58h 5Ch 60h 64h 68h 6Ch 70h 74h 78h 7Ch MC_CHANNEL_2_RANK_TIMING_A MC_CHANNEL_2_RANK_TIMING_B MC_CHANNEL_2_BANK_TIMING MC_CHANNEL_2_REFRESH_TIMING MC_CHANNEL_2_CKE_TIMING MC_CHANNEL_2_ZQ_TIMING MC_CHANNEL_2_RCOMP_PARAMS MC_CHANNEL_2_ODT_PARAMS1 MC_CHANNEL_2_ODT_PARAMS2 MC_CHANNEL_2_ODT_MATRIX_RANK_0_3_RD MC_CHANNEL_2_ODT_MATRIX_RANK_4_7_RD MC_CHANNEL_2_ODT_MATRIX_RANK_0_3_WR MC_CHANNEL_2_ODT_MATRIX_RANK_4_7_WR MC_CHANNEL_2_WAQ_PARAMS MC_CHANNEL_2_SCHEDULER_PARAMS MC_CHANNEL_2_MAINTENANCE_OPS MC_CHANNEL_2_TX_BG_SETTINGS MC_CHANNEL_2_RX_BGF_SETTINGS MC_CHANNEL_2_EW_BGF_SETTINGS MC_CHANNEL_2_EW_BGF_OFFSET_SETTINGS MC_CHANNEL_2_ROUND_TRIP_LATENCY MC_CHANNEL_2_PAGETABLE_PARAMS1 MC_CHANNEL_2_PAGETABLE_PARAMS2 MC_TX_BG_CMD_DATA_RATIO_SETTING_CH2 MC_TX_BG_CMD_OFFSET_SETTINGS_CH2 MC_TX_BG_DATA_OFFSET_SETTINGS_CH2 MC_CHANNEL_2_ADDR_MATCH MC_CHANNEL_2_ECC_ERROR_MASK MC_CHANNEL_2_ECC_ERROR_INJECT 80h 84h 88h 8Ch 90h 94h 98h 9Ch A0h A4h A8h ACh B0h B4h B8h BCh C0h C4h C8h CCh D0h D4h D8h DCh E0h E4h E8h ECh F0h F4h F8h FCh 32 Datasheet

  • 1
  • 2
  • 3
  • 4
  • 5
  • 6
  • 7
  • 8
  • 9
  • 10
  • 11
  • 12
  • 13
  • 14
  • 15
  • 16
  • 17
  • 18
  • 19
  • 20
  • 21
  • 22
  • 23
  • 24
  • 25
  • 26
  • 27
  • 28
  • 29
  • 30
  • 31
  • 32
  • 33
  • 34
  • 35
  • 36
  • 37
  • 38
  • 39
  • 40
  • 41
  • 42
  • 43
  • 44
  • 45
  • 46
  • 47
  • 48
  • 49
  • 50
  • 51
  • 52
  • 53
  • 54
  • 55
  • 56
  • 57
  • 58
  • 59
  • 60
  • 61
  • 62
  • 63
  • 64
  • 65
  • 66
  • 67
  • 68
  • 69
  • 70
  • 71
  • 72
  • 73
  • 74
  • 75
  • 76
  • 77
  • 78
  • 79
  • 80
  • 81
  • 82
  • 83
  • 84
  • 85
  • 86
  • 87
  • 88
  • 89
  • 90
  • 91
  • 92
  • 93
  • 94
  • 95
  • 96
  • 97
  • 98

Register Description
32
Datasheet
Table 2-16.
Device 6, Function 0: Integrated Memory Controller Channel 2
Control Registers
DID
VID
00h
MC_CHANNEL_2_RANK_TIMING_A
80h
PCISTS
PCICMD
04h
MC_CHANNEL_2_RANK_TIMING_B
84h
CCR
RID
08h
MC_CHANNEL_2_BANK_TIMING
88h
HDR
0Ch
MC_CHANNEL_2_REFRESH_TIMING
8Ch
10h
MC_CHANNEL_2_CKE_TIMING
90h
14h
MC_CHANNEL_2_ZQ_TIMING
94h
18h
MC_CHANNEL_2_RCOMP_PARAMS
98h
1Ch
MC_CHANNEL_2_ODT_PARAMS1
9Ch
20h
MC_CHANNEL_2_ODT_PARAMS2
A0h
24h
MC_CHANNEL_2_ODT_MATRIX_RANK_0_3_RD
A4h
28h
MC_CHANNEL_2_ODT_MATRIX_RANK_4_7_RD
A8h
SID
SVID
2Ch
MC_CHANNEL_2_ODT_MATRIX_RANK_0_3_WR
ACh
30h
MC_CHANNEL_2_ODT_MATRIX_RANK_4_7_WR
B0h
34h
MC_CHANNEL_2_WAQ_PARAMS
B4h
38h
MC_CHANNEL_2_SCHEDULER_PARAMS
B8h
3Ch
MC_CHANNEL_2_MAINTENANCE_OPS
BCh
40h
MC_CHANNEL_2_TX_BG_SETTINGS
C0h
44h
C4h
48h
MC_CHANNEL_2_RX_BGF_SETTINGS
C8h
4Ch
MC_CHANNEL_2_EW_BGF_SETTINGS
CCh
MC_CHANNEL_2_DIMM_RESET_CMD
50h
MC_CHANNEL_2_EW_BGF_OFFSET_SETTINGS
D0h
MC_CHANNEL_2_DIMM_INIT_CMD
54h
MC_CHANNEL_2_ROUND_TRIP_LATENCY
D4h
MC_CHANNEL_2_DIMM_INIT_PARAMS
58h
MC_CHANNEL_2_PAGETABLE_PARAMS1
D8h
MC_CHANNEL_2_DIMM_INIT_STATUS
5Ch
MC_CHANNEL_2_PAGETABLE_PARAMS2
DCh
MC_CHANNEL_2_DDR3CMD
60h
MC_TX_BG_CMD_DATA_RATIO_SETTING_CH2
E0h
64h
MC_TX_BG_CMD_OFFSET_SETTINGS_CH2
E4h
MC_CHANNEL_2_REFRESH_THROTTLE_SUPPORT
68h
MC_TX_BG_DATA_OFFSET_SETTINGS_CH2
E8h
6Ch
ECh
MC_CHANNEL_2_MRS_VALUE_0_1
70h
MC_CHANNEL_2_ADDR_MATCH
F0h
MC_CHANNEL_2_MRS_VALUE_2
74h
F4h
78h
MC_CHANNEL_2_ECC_ERROR_MASK
F8h
MC_CHANNEL_2_RANK_PRESENT
7Ch
MC_CHANNEL_2_ECC_ERROR_INJECT
FCh