Intel SE7525GP2 Product Specification - Page 29

Intel, E7525 Chipset Intel, Server Board SE7525GP2

Page 29 highlights

Intel® Server Boards SE7320SP2 and SE7525GP2 Functional Architecture 3.2.1.3 PCI Express* The Intel® E7320 MCH is part of the first family of Intel chipsets to support the PCI Express* high speed serial I/O interface for high I/O bandwidth. The Intel E7320 MCH implementation of the scalable PCI Express interface complies with the PCI Express Interface Specification, Rev 1.0a. The E7320 MCH provides one configurable x8 PCI Express interface with a maximum theoretical bandwidth of 4 GB/s. The x8 PCI Express interface may alternatively be configured (bifurcated) as two independent x4 PCI Express interfaces. On the Server Board SE7320SP2, the PCI Express bandwidth is divided between two independent PCI Express buses; one operating at x4 for add-in cards, and one embedded on the board for possible future upgradeability. The Intel® E7320 MCH is a root-class component as defined in the PCI Express Interface Specification, Rev 1.0a. The PCI Express* interfaces of the MCH support connection to a variety of bridges and devices compliant with the same revision of the specification. See the SE7320SP2/SE7525GP2 Tested Hardware and OS List for the adapters tested on those systems. 3.2.1.4 Hub Interface The MCH interfaces with the Intel® 6300ESB I/O controller hub through a dedicated hub interface that supports a peak bandwidth of 266 MB/s using a x4 base clock of 66 MHz. The 6300ESB I/O controller is discussed in further detail later in this document. 3.3 Intel® E7525 Chipset (Intel® Server Board SE7525GP2) The architecture of the Server Board SE7525GP2 is designed around the Intel® E7525 chipset. The Server Board SE7320SP2 is designed around the E7320 chipset and was discussed in the previous section. The Intel E7525 chipset is a subset of the Intel® E7520 chipset and consists of two components that together are responsible for providing the interface between all major sub-systems found on the server board including the processor, memory, and I/O sub-systems. These components are the: ƒ Memory controller hub (MCH) ƒ I/O controller hub (Intel® 6300ESB) The following sub-sections provide an overview, describing the primary functions and supported features of each chipset component. Later sections discuss how these features are implemented on the Server Board SE7525GP2. Revision 4.0 17

  • 1
  • 2
  • 3
  • 4
  • 5
  • 6
  • 7
  • 8
  • 9
  • 10
  • 11
  • 12
  • 13
  • 14
  • 15
  • 16
  • 17
  • 18
  • 19
  • 20
  • 21
  • 22
  • 23
  • 24
  • 25
  • 26
  • 27
  • 28
  • 29
  • 30
  • 31
  • 32
  • 33
  • 34
  • 35
  • 36
  • 37
  • 38
  • 39
  • 40
  • 41
  • 42
  • 43
  • 44
  • 45
  • 46
  • 47
  • 48
  • 49
  • 50
  • 51
  • 52
  • 53
  • 54
  • 55
  • 56
  • 57
  • 58
  • 59
  • 60
  • 61
  • 62
  • 63
  • 64
  • 65
  • 66
  • 67
  • 68
  • 69
  • 70
  • 71
  • 72
  • 73
  • 74
  • 75
  • 76
  • 77
  • 78
  • 79
  • 80
  • 81
  • 82
  • 83
  • 84
  • 85
  • 86
  • 87
  • 88
  • 89
  • 90
  • 91
  • 92
  • 93
  • 94
  • 95
  • 96
  • 97
  • 98
  • 99
  • 100
  • 101
  • 102
  • 103
  • 104
  • 105
  • 106
  • 107
  • 108
  • 109
  • 110
  • 111
  • 112
  • 113
  • 114
  • 115
  • 116
  • 117
  • 118
  • 119
  • 120
  • 121
  • 122
  • 123
  • 124
  • 125
  • 126
  • 127
  • 128
  • 129
  • 130
  • 131
  • 132
  • 133
  • 134
  • 135
  • 136
  • 137
  • 138
  • 139
  • 140
  • 141
  • 142
  • 143
  • 144
  • 145
  • 146
  • 147
  • 148
  • 149
  • 150
  • 151
  • 152
  • 153
  • 154
  • 155
  • 156
  • 157
  • 158
  • 159
  • 160
  • 161
  • 162
  • 163
  • 164
  • 165
  • 166
  • 167
  • 168
  • 169
  • 170
  • 171
  • 172
  • 173
  • 174
  • 175
  • 176
  • 177
  • 178
  • 179
  • 180
  • 181
  • 182
  • 183
  • 184

Intel® Server Boards SE7320SP2 and SE7525GP2
Functional Architecture
Revision 4.0
17
3.2.1.3
PCI Express*
The Intel
®
E7320 MCH is part of the first family of Intel chipsets to support the PCI Express*
high speed serial I/O interface for high I/O bandwidth. The Intel E7320 MCH implementation of
the scalable PCI Express interface complies with the
PCI Express Interface Specification, Rev
1.0a
. The E7320 MCH provides one configurable x8 PCI Express interface with a maximum
theoretical bandwidth of 4 GB/s. The x8 PCI Express interface may alternatively be configured
(bifurcated) as two independent x4 PCI Express interfaces. On the Server Board SE7320SP2,
the PCI Express bandwidth is divided between two independent PCI Express buses; one
operating at x4 for add-in cards, and one embedded on the board for possible future
upgradeability.
The Intel
®
E7320 MCH is a root-class component as defined in the
PCI Express Interface
Specification, Rev 1.0a
. The PCI Express* interfaces of the MCH support connection to a
variety of bridges and devices compliant with the same revision of the specification. See the
SE7320SP2/SE7525GP2 Tested Hardware and OS List
for the adapters tested on those
systems.
3.2.1.4
Hub Interface
The MCH interfaces with the Intel
®
6300ESB I/O controller hub through a dedicated hub
interface that supports a peak bandwidth of 266 MB/s using a x4 base clock of 66 MHz. The
6300ESB I/O controller is discussed in further detail later in this document.
3.3
Intel
®
E7525 Chipset (Intel
®
Server Board SE7525GP2)
The architecture of the Server Board SE7525GP2 is designed around the Intel
®
E7525 chipset.
The Server Board SE7320SP2 is designed around the E7320 chipset and was discussed in the
previous section.
The Intel E7525 chipset is a subset of the Intel
®
E7520 chipset and consists of two components
that together are responsible for providing the interface between all major sub-systems found on
the server board including the processor, memory, and I/O sub-systems. These components are
the:
Memory controller hub (MCH)
I/O controller hub (Intel
®
6300ESB)
The following sub-sections provide an overview, describing the primary functions and supported
features of each chipset component. Later sections discuss how these features are
implemented on the Server Board SE7525GP2.