Intel SE7525GP2 Product Specification - Page 52

USB 2.0 Support, Super I/O Chip

Page 52 highlights

Functional Architecture Intel® Server Boards SE7320SP2 and SE7525GP2 3.6.8 USB 2.0 Support The USB controller functionality integrated into Intel® 6300ESB I/O controller provides the server board with the interface for up to four USB 2.0 ports. Two external connectors are located on the back edge of the server board. One internal 2x5 header is provided which is capable of supporting an additional two optional connectors. 3.6.9 Super I/O Chip The Server I/O is the National Semiconductor* PC87427 controller. It is located on the Intel® 6300ESB I/O controller LPC bus. For LPC and SMBus access, the PC87427features a fast X- Bus, over which boot flash and I/O devices can be accessed. The PC87427supports X-Bus address line forcing (to 0 or 1) to access two BIOS code and data sets. The SMBus also controls serial port float, RTC access, and serial port interconnection (snoop and take-over modes). The PC87427 system health support includes a serial interface to LMPC0 health sensors, fan monitoring and control, and a chassis intrusion detector. The PC87427 also incorporates a Floppy Disk controller (FDC), two serial ports (UARTs), a keyboard and mouse controller (KBC), General-Purpose I/O (GPIO), GPIO extension for additional off-chip GPIO ports, and an interrupt serializer for parallel IRQs. PC87427 features: ƒ 3.3V operation, Standby powered. ƒ Legacy modules: FDC, two Serial ports (UARTs) and a keyboard and mouse controller (KBC). ƒ LPC interface ƒ 8/16-bit fast X-Bus extension for boot flash, memory and I/O. ƒ Two sets of BIOS code and data support, for main and back-up BIOS. ƒ System health support, including LMPC sensor interface, fan monitor/control, and chassis intrusion detection, for all configurations (i.e., with or without a BMC or mBMC). ƒ Serial Interface for manageability (Serial Interface M). Two-to-one internally multiplexing of Serial Ports 1 and 2. ƒ One external serial port ƒ One internal serial port ƒ 52 GPIO ports with a variety of wake-up events plus GPIO extension for additional off- chip GPIO ports. ƒ Watchdog for autonomous system recovery for BIOS Boot process and for operating system use. ƒ Pulse-Width-Modulated Fan Speed Control and Fan Tachometer Monitoring 40 Revision 4.0

  • 1
  • 2
  • 3
  • 4
  • 5
  • 6
  • 7
  • 8
  • 9
  • 10
  • 11
  • 12
  • 13
  • 14
  • 15
  • 16
  • 17
  • 18
  • 19
  • 20
  • 21
  • 22
  • 23
  • 24
  • 25
  • 26
  • 27
  • 28
  • 29
  • 30
  • 31
  • 32
  • 33
  • 34
  • 35
  • 36
  • 37
  • 38
  • 39
  • 40
  • 41
  • 42
  • 43
  • 44
  • 45
  • 46
  • 47
  • 48
  • 49
  • 50
  • 51
  • 52
  • 53
  • 54
  • 55
  • 56
  • 57
  • 58
  • 59
  • 60
  • 61
  • 62
  • 63
  • 64
  • 65
  • 66
  • 67
  • 68
  • 69
  • 70
  • 71
  • 72
  • 73
  • 74
  • 75
  • 76
  • 77
  • 78
  • 79
  • 80
  • 81
  • 82
  • 83
  • 84
  • 85
  • 86
  • 87
  • 88
  • 89
  • 90
  • 91
  • 92
  • 93
  • 94
  • 95
  • 96
  • 97
  • 98
  • 99
  • 100
  • 101
  • 102
  • 103
  • 104
  • 105
  • 106
  • 107
  • 108
  • 109
  • 110
  • 111
  • 112
  • 113
  • 114
  • 115
  • 116
  • 117
  • 118
  • 119
  • 120
  • 121
  • 122
  • 123
  • 124
  • 125
  • 126
  • 127
  • 128
  • 129
  • 130
  • 131
  • 132
  • 133
  • 134
  • 135
  • 136
  • 137
  • 138
  • 139
  • 140
  • 141
  • 142
  • 143
  • 144
  • 145
  • 146
  • 147
  • 148
  • 149
  • 150
  • 151
  • 152
  • 153
  • 154
  • 155
  • 156
  • 157
  • 158
  • 159
  • 160
  • 161
  • 162
  • 163
  • 164
  • 165
  • 166
  • 167
  • 168
  • 169
  • 170
  • 171
  • 172
  • 173
  • 174
  • 175
  • 176
  • 177
  • 178
  • 179
  • 180
  • 181
  • 182
  • 183
  • 184

Functional Architecture
Intel® Server Boards SE7320SP2 and SE7525GP2
Revision 4.0
40
3.6.8
USB 2.0 Support
The USB controller functionality integrated into Intel
®
6300ESB I/O controller provides the
server board with the interface for up to four USB 2.0 ports. Two external connectors are
located on the back edge of the server board. One internal 2x5 header is provided which is
capable of supporting an additional two optional connectors.
3.6.9
Super I/O Chip
The Server I/O is the National Semiconductor* PC87427 controller. It is located on the Intel
®
6300ESB I/O controller LPC bus. For LPC and SMBus access, the PC87427features a fast X-
Bus, over which boot flash and I/O devices can be accessed. The PC87427supports X-Bus
address line forcing (to 0 or 1) to access two BIOS code and data sets. The SMBus also
controls serial port float, RTC access, and serial port interconnection (snoop and take-over
modes). The PC87427 system health support includes a serial interface to LMPC0 health
sensors, fan monitoring and control, and a chassis intrusion detector. The PC87427 also
incorporates a Floppy Disk controller (FDC), two serial ports (UARTs), a keyboard and mouse
controller (KBC), General-Purpose I/O (GPIO), GPIO extension for additional off-chip GPIO
ports, and an interrupt serializer for parallel IRQs.
PC87427 features:
3.3V operation, Standby powered.
Legacy modules: FDC, two Serial ports (UARTs) and a keyboard and mouse controller
(KBC).
LPC interface
8/16-bit fast X-Bus extension for boot flash, memory and I/O.
Two sets of BIOS code and data support, for main and back-up BIOS.
System health support, including LMPC sensor interface, fan monitor/control, and
chassis intrusion detection, for all configurations (i.e., with or without a BMC or mBMC).
Serial Interface for manageability (Serial Interface M). Two-to-one internally multiplexing
of Serial Ports 1 and 2.
One external serial port
One internal serial port
52 GPIO ports with a variety of wake-up events plus GPIO extension for additional off-
chip GPIO ports.
Watchdog for autonomous system recovery for BIOS Boot process and for operating
system use.
Pulse-Width-Modulated Fan Speed Control and Fan Tachometer Monitoring