Intel SE7525GP2 Product Specification - Page 30

Front Side Bus FSB, 3.1.2, MCH Memory Sub-System Overview

Page 30 highlights

Functional Architecture Intel® Server Boards SE7320SP2 and SE7525GP2 3.3.1 Memory Controller Hub (MCH) The MCH integrates four functions into a single 1077-ball FC-BGA package: ƒ Front side bus ƒ Memory controller ƒ PCI Express* controller ƒ Hub link interface 3.3.1.1 Front Side Bus (FSB) The Intel® E7525 MCH supports either single- or dual-processor configurations using Intel® Xeon® processors designed for the 800-MHz system bus. The MCH supports a base system bus frequency of 200 MHz. The address and request interface is double pumped to 400 MHz while the 64-bit data interface (+ parity) is quad pumped to 800 MHz. This provides a matched system bus address and data bandwidths of 6.4 GB/s. 3.3.1.2 MCH Memory Sub-System Overview The Intel® E7525 MCH provides an integrated memory controller for direct connection to two channels of registered DDR266, DDR333 or DDR2-400 memory (stacked or unstacked). Peak theoretical memory data bandwidth using DDR266 technology is 4.26 GB/s and 5.33 GB/s for DDR333 technology. For DDR2-400 technology, this increases to 6.4 GB/s. When both DDR channels are populated and operating, they function in lock-step mode. For the Intel E7525 MCH, the maximum supported memory size at DDR266, DDR333 or DDR2-400 is 12 GB. On the Server Board SE7525GP2, the maximum supported memory size at DDR266 or DDR333 is 8 GB. DDR2-400 memory is not supported on this server board. There are several RASUM (reliability, availability, serviceability, usability, and manageability) features built into the Intel E7525 MCH memory interface: ƒ DIMM sparing allows for one DIMM per channel to be held in reserve and brought online if another DIMM in the channel becomes defective. ƒ Hardware periodic memory scrubbing, including demand scrub support. ƒ Retry on uncorrectable memory errors. ƒ x4 SDDC (Single Device Data Correction) for memory error detection and correction of any number of bit failures in a single x4 memory device. 18 Revision 4.0

  • 1
  • 2
  • 3
  • 4
  • 5
  • 6
  • 7
  • 8
  • 9
  • 10
  • 11
  • 12
  • 13
  • 14
  • 15
  • 16
  • 17
  • 18
  • 19
  • 20
  • 21
  • 22
  • 23
  • 24
  • 25
  • 26
  • 27
  • 28
  • 29
  • 30
  • 31
  • 32
  • 33
  • 34
  • 35
  • 36
  • 37
  • 38
  • 39
  • 40
  • 41
  • 42
  • 43
  • 44
  • 45
  • 46
  • 47
  • 48
  • 49
  • 50
  • 51
  • 52
  • 53
  • 54
  • 55
  • 56
  • 57
  • 58
  • 59
  • 60
  • 61
  • 62
  • 63
  • 64
  • 65
  • 66
  • 67
  • 68
  • 69
  • 70
  • 71
  • 72
  • 73
  • 74
  • 75
  • 76
  • 77
  • 78
  • 79
  • 80
  • 81
  • 82
  • 83
  • 84
  • 85
  • 86
  • 87
  • 88
  • 89
  • 90
  • 91
  • 92
  • 93
  • 94
  • 95
  • 96
  • 97
  • 98
  • 99
  • 100
  • 101
  • 102
  • 103
  • 104
  • 105
  • 106
  • 107
  • 108
  • 109
  • 110
  • 111
  • 112
  • 113
  • 114
  • 115
  • 116
  • 117
  • 118
  • 119
  • 120
  • 121
  • 122
  • 123
  • 124
  • 125
  • 126
  • 127
  • 128
  • 129
  • 130
  • 131
  • 132
  • 133
  • 134
  • 135
  • 136
  • 137
  • 138
  • 139
  • 140
  • 141
  • 142
  • 143
  • 144
  • 145
  • 146
  • 147
  • 148
  • 149
  • 150
  • 151
  • 152
  • 153
  • 154
  • 155
  • 156
  • 157
  • 158
  • 159
  • 160
  • 161
  • 162
  • 163
  • 164
  • 165
  • 166
  • 167
  • 168
  • 169
  • 170
  • 171
  • 172
  • 173
  • 174
  • 175
  • 176
  • 177
  • 178
  • 179
  • 180
  • 181
  • 182
  • 183
  • 184

Functional Architecture
Intel® Server Boards SE7320SP2 and SE7525GP2
Revision 4.0
18
3.3.1
Memory Controller Hub (MCH)
The MCH integrates four functions into a single 1077-ball FC-BGA package:
Front side bus
Memory controller
PCI Express* controller
Hub link interface
3.3.1.1
Front Side Bus (FSB)
The Intel
®
E7525 MCH supports either single- or dual-processor configurations using Intel
®
Xeon
®
processors designed for the 800-MHz system bus. The MCH supports a base system
bus frequency of 200 MHz. The address and request interface is double pumped to 400 MHz
while the 64-bit data interface (+ parity) is quad pumped to 800 MHz. This provides a matched
system bus address and data bandwidths of 6.4 GB/s.
3.3.1.2
MCH Memory Sub-System Overview
The Intel
®
E7525 MCH provides an integrated memory controller for direct connection to two
channels of registered DDR266, DDR333 or DDR2-400 memory (stacked or unstacked). Peak
theoretical memory data bandwidth using DDR266 technology is 4.26 GB/s and 5.33 GB/s for
DDR333 technology. For DDR2-400 technology, this increases to 6.4 GB/s.
When both DDR channels are populated and operating, they function in lock-step mode. For the
Intel E7525 MCH, the maximum supported memory size at DDR266, DDR333 or DDR2-400 is
12 GB. On the Server Board SE7525GP2, the maximum supported memory size at DDR266 or
DDR333 is 8 GB. DDR2-400 memory is not supported on this server board.
There are several RASUM (reliability, availability, serviceability, usability, and manageability)
features built into the Intel E7525 MCH memory interface:
DIMM sparing allows for one DIMM per channel to be held in reserve and brought on-
line if another DIMM in the channel becomes defective.
Hardware periodic memory scrubbing, including demand scrub support.
Retry on uncorrectable memory errors.
x4 SDDC (Single Device Data Correction) for memory error detection and correction of
any number of bit failures in a single x4 memory device.