Intel VC820 Design Guide - Page 62

AGP Clock Routing, 2.7.6 General AGP Routing Guidelines, Recommendations, Decoupling

Page 62 highlights

Layout/Routing Guidelines 2.7.5 AGP Clock Routing The maximum total AGP clock skew (between the MCH and the graphics component) is 1 ns for all data transfer modes. This 1 ns includes skew and jitter which originates on the motherboard, add-in card, and clock synthesizer. Clock skew must be evaluated not only at a single threshold voltage, but at all points on the clock edge that fall in the switching range. The 1 ns skew budget is divided such that the motherboard is allotted 0.9 ns of clock skew (the motherboard designer shall determine how the 0.9 ns is allocated between the board and the synthesizer). For Intel® 820 chipset platform AGP clock routing guidelines, refer to Chapter 4, "Clocking". 2.7.6 General AGP Routing Guidelines The following routing guidelines are recommended for an optimal system design. The main focus of these guidelines is to minimize signal integrity problems on the AGP interface of the 82820 MCH. The guidelines below are not intended to replace thorough system validation on Intel® 820 chipset based products. Recommendations Decoupling • For VDDQ decoupling, a minimum of six (6) 0.01 uF capacitors are required and at least four (4) must be within 70 mils of the outer row of balls on the MCH. (see Figure 2-30). • Evenly distribute placement of decoupling capacitors among the AGP interface signal field. • Use a low ESL ceramic capacitor (e.g., 0603 body type, X7R dielectric). • In addition to the minimum decoupling capacitors, bypass capacitors should be placed at vias that transition AGP signals from one reference signal plane to another. On a typical four layer PCB design the signals transition from one side of the board to the other. • One extra 0.01 uF capacitor is required per 10 vias. The capacitor should be placed as close to the center of the via field as possible. • Ensure that the AGP connector is well decoupled as described in the AGP Design Guide, Revision 1.0 (Section 1.5.3.3). Note: To add the decoupling capacitors close as possible to the MCH and/or close to the vias, the trace spacing may be reduced as the traces go around each capacitor. The narrowing of space between traces should be minimal and for as short a distance as possible (1" maximum). 2-36 Intel®820 Chipset Design Guide

  • 1
  • 2
  • 3
  • 4
  • 5
  • 6
  • 7
  • 8
  • 9
  • 10
  • 11
  • 12
  • 13
  • 14
  • 15
  • 16
  • 17
  • 18
  • 19
  • 20
  • 21
  • 22
  • 23
  • 24
  • 25
  • 26
  • 27
  • 28
  • 29
  • 30
  • 31
  • 32
  • 33
  • 34
  • 35
  • 36
  • 37
  • 38
  • 39
  • 40
  • 41
  • 42
  • 43
  • 44
  • 45
  • 46
  • 47
  • 48
  • 49
  • 50
  • 51
  • 52
  • 53
  • 54
  • 55
  • 56
  • 57
  • 58
  • 59
  • 60
  • 61
  • 62
  • 63
  • 64
  • 65
  • 66
  • 67
  • 68
  • 69
  • 70
  • 71
  • 72
  • 73
  • 74
  • 75
  • 76
  • 77
  • 78
  • 79
  • 80
  • 81
  • 82
  • 83
  • 84
  • 85
  • 86
  • 87
  • 88
  • 89
  • 90
  • 91
  • 92
  • 93
  • 94
  • 95
  • 96
  • 97
  • 98
  • 99
  • 100
  • 101
  • 102
  • 103
  • 104
  • 105
  • 106
  • 107
  • 108
  • 109
  • 110
  • 111
  • 112
  • 113
  • 114
  • 115
  • 116
  • 117
  • 118
  • 119
  • 120
  • 121
  • 122
  • 123
  • 124
  • 125
  • 126
  • 127
  • 128
  • 129
  • 130
  • 131
  • 132
  • 133
  • 134
  • 135
  • 136
  • 137
  • 138
  • 139
  • 140
  • 141
  • 142
  • 143
  • 144
  • 145
  • 146
  • 147
  • 148
  • 149
  • 150
  • 151
  • 152
  • 153
  • 154
  • 155
  • 156
  • 157
  • 158
  • 159
  • 160
  • 161
  • 162
  • 163
  • 164
  • 165
  • 166
  • 167
  • 168
  • 169
  • 170
  • 171
  • 172
  • 173
  • 174
  • 175
  • 176
  • 177
  • 178
  • 179
  • 180
  • 181
  • 182
  • 183
  • 184
  • 185
  • 186
  • 187
  • 188
  • 189
  • 190
  • 191
  • 192
  • 193
  • 194
  • 195
  • 196
  • 197
  • 198
  • 199
  • 200
  • 201
  • 202
  • 203
  • 204
  • 205
  • 206
  • 207
  • 208
  • 209
  • 210
  • 211
  • 212
  • 213
  • 214
  • 215
  • 216
  • 217
  • 218
  • 219
  • 220
  • 221
  • 222
  • 223
  • 224
  • 225
  • 226
  • 227
  • 228
  • 229
  • 230
  • 231
  • 232
  • 233
  • 234
  • 235
  • 236
  • 237
  • 238
  • 239
  • 240
  • 241
  • 242

Layout/Routing Guidelines
2-36
Intel
®
820 Chipset
Design Guide
2.7.5
AGP Clock Routing
The maximum total AGP clock skew (between the MCH and the graphics component) is 1 ns for
all data transfer modes. This 1 ns includes skew and jitter which originates on the motherboard,
add-in card, and clock synthesizer. Clock skew must be evaluated not only at a single threshold
voltage, but at all points on the clock edge that fall in the switching range. The 1 ns skew budget is
divided such that the motherboard is allotted 0.9 ns of clock skew (the motherboard designer shall
determine how the 0.9 ns is allocated between the board and the synthesizer). For Intel
®
820
chipset platform AGP clock routing guidelines, refer to
Chapter 4, “Clocking”
.
2.7.6
General AGP Routing Guidelines
The following routing guidelines are recommended for an optimal system design. The main focus
of these guidelines is to minimize signal integrity problems on the AGP interface of the 82820
MCH. The guidelines below are not intended to replace thorough system validation on Intel
®
820
chipset based products.
Recommendations
Decoupling
For VDDQ decoupling, a minimum of six (6) 0.01 uF capacitors are required and at least four
(4) must be within 70 mils of the outer row of balls on the MCH. (see
Figure 2-30
).
Evenly distribute placement of decoupling capacitors among the AGP interface signal field.
Use a low ESL ceramic capacitor (e.g., 0603 body type, X7R dielectric).
In addition to the minimum decoupling capacitors, bypass capacitors should be placed at vias
that transition AGP signals from one reference signal plane to another.
On a typical four layer
PCB design the signals transition from one side of the board to the other.
One extra 0.01 uF capacitor is required per 10 vias. The capacitor should be placed as close to
the center of the via field as possible.
Ensure that the AGP connector is well decoupled as described in the
AGP Design Guide,
Revision 1.0 (Section 1.5.3.3)
.
Note:
To add the decoupling capacitors close as possible to the MCH and/or close to the vias, the trace
spacing may be reduced as the traces go around each capacitor. The narrowing of space between
traces should be minimal and for as short a distance as possible (1” maximum).