Intel VC820 Design Guide - Page 92

ISA (82380AB), 2.16.1 ICH GPIO connected to 82380AB, 2.16.2 Sub Class Code

Page 92 highlights

Layout/Routing Guidelines Recommended USB trace characteristics • Impedance 'Z0' = 45.4 Ω • Line Delay = 160.2 ps • Capacitance = 3.5 pF • Inductance = 7.3 nH • Res @ 20° C = 53.9 mOhm 2.16 2.16.1 2.16.2 ISA (82380AB) ICH GPIO connected to 82380AB At reset, the ICH LPC Bridge defaults to subtractive decode. Since the LPC bridge logically sits on PCI there will be two subtractive decode bridges in systems with the 82380AB (which is also a subtractive decode device). A GPO that defaults high (i.e., ICH GPO 21) must be connected to the NOGO signal on the 82380AB. Asserting NOGO prevents the 82380AB from subtractively decoding cycles on the PCI bus. The BIOS must configure the 82380AB, program the ICH to positively decode LPC cycles, and release the NOGO signal to the 82380AB. Sub Class Code Both the LPC Bridge and the 82380AB have the same Sub Class code indicating an ISA bridge. This can not be handled by the OS's PCI PnP code. The ICH provides the ability to hide IDSEL to the 82380AB. ICH A22 must be connected to the 82380AB IDSEL signal. After the BIOS configures the 82380AB, it will set a bit in the ICH that hides the 82380AB from the OS by not asserting the IDSEL (A22) to the 82380AB during OS enumeration. 2.17 IOAPIC Design Recommendation UP systems not using the IOAPIC should follow these recommendations: • On the ICH - Connect PICCLK directly to ground - Connect PICD0, PICD1 to ground through a 10 KΩ resistor • On the CPU - PICCLK must be connected from the clock generator to the PICCLK pin on the processor - Connect PICD0 to 2.5V through 10 KΩ resistors - Connect PICD1 to 2.5V through 10 KΩ resistors 2-66 Intel®820 Chipset Design Guide

  • 1
  • 2
  • 3
  • 4
  • 5
  • 6
  • 7
  • 8
  • 9
  • 10
  • 11
  • 12
  • 13
  • 14
  • 15
  • 16
  • 17
  • 18
  • 19
  • 20
  • 21
  • 22
  • 23
  • 24
  • 25
  • 26
  • 27
  • 28
  • 29
  • 30
  • 31
  • 32
  • 33
  • 34
  • 35
  • 36
  • 37
  • 38
  • 39
  • 40
  • 41
  • 42
  • 43
  • 44
  • 45
  • 46
  • 47
  • 48
  • 49
  • 50
  • 51
  • 52
  • 53
  • 54
  • 55
  • 56
  • 57
  • 58
  • 59
  • 60
  • 61
  • 62
  • 63
  • 64
  • 65
  • 66
  • 67
  • 68
  • 69
  • 70
  • 71
  • 72
  • 73
  • 74
  • 75
  • 76
  • 77
  • 78
  • 79
  • 80
  • 81
  • 82
  • 83
  • 84
  • 85
  • 86
  • 87
  • 88
  • 89
  • 90
  • 91
  • 92
  • 93
  • 94
  • 95
  • 96
  • 97
  • 98
  • 99
  • 100
  • 101
  • 102
  • 103
  • 104
  • 105
  • 106
  • 107
  • 108
  • 109
  • 110
  • 111
  • 112
  • 113
  • 114
  • 115
  • 116
  • 117
  • 118
  • 119
  • 120
  • 121
  • 122
  • 123
  • 124
  • 125
  • 126
  • 127
  • 128
  • 129
  • 130
  • 131
  • 132
  • 133
  • 134
  • 135
  • 136
  • 137
  • 138
  • 139
  • 140
  • 141
  • 142
  • 143
  • 144
  • 145
  • 146
  • 147
  • 148
  • 149
  • 150
  • 151
  • 152
  • 153
  • 154
  • 155
  • 156
  • 157
  • 158
  • 159
  • 160
  • 161
  • 162
  • 163
  • 164
  • 165
  • 166
  • 167
  • 168
  • 169
  • 170
  • 171
  • 172
  • 173
  • 174
  • 175
  • 176
  • 177
  • 178
  • 179
  • 180
  • 181
  • 182
  • 183
  • 184
  • 185
  • 186
  • 187
  • 188
  • 189
  • 190
  • 191
  • 192
  • 193
  • 194
  • 195
  • 196
  • 197
  • 198
  • 199
  • 200
  • 201
  • 202
  • 203
  • 204
  • 205
  • 206
  • 207
  • 208
  • 209
  • 210
  • 211
  • 212
  • 213
  • 214
  • 215
  • 216
  • 217
  • 218
  • 219
  • 220
  • 221
  • 222
  • 223
  • 224
  • 225
  • 226
  • 227
  • 228
  • 229
  • 230
  • 231
  • 232
  • 233
  • 234
  • 235
  • 236
  • 237
  • 238
  • 239
  • 240
  • 241
  • 242

Layout/Routing Guidelines
2-66
Intel
®
820 Chipset
Design Guide
Recommended USB trace characteristics
Impedance ‘Z
0
’ = 45.4
Line Delay = 160.2 ps
Capacitance = 3.5 pF
Inductance = 7.3 nH
Res @ 20
°
C = 53.9 mOhm
2.16
ISA (82380AB)
2.16.1
ICH GPIO connected to 82380AB
At reset, the ICH LPC Bridge defaults to subtractive decode. Since the LPC bridge logically sits on
PCI there will be two subtractive decode bridges in systems with the 82380AB (which is also a
subtractive decode device). A GPO that defaults high (i.e., ICH GPO 21) must be connected to the
NOGO signal on the 82380AB. Asserting NOGO prevents the 82380AB from subtractively
decoding cycles on the PCI bus. The BIOS must configure the 82380AB, program the ICH to
positively decode LPC cycles, and release the NOGO signal to the 82380AB.
2.16.2
Sub Class Code
Both the LPC Bridge and the 82380AB have the same Sub Class code indicating an ISA bridge.
This can not be handled by the OS’s PCI PnP code. The ICH provides the ability to hide IDSEL to
the 82380AB. ICH A22 must be connected to the 82380AB IDSEL signal. After the BIOS
configures the 82380AB, it will set a bit in the ICH that hides the 82380AB from the OS by not
asserting the IDSEL (A22) to the 82380AB during OS enumeration.
2.17
IOAPIC Design Recommendation
UP systems not using the IOAPIC should follow these recommendations:
On the ICH
Connect PICCLK directly to ground
Connect PICD0, PICD1 to ground through a 10 K
resistor
On the CPU
PICCLK must be connected from the clock generator to the PICCLK pin on the processor
Connect PICD0 to 2.5V through 10 K
resistors
Connect PICD1 to 2.5V through 10 K
resistors